

# EEE – 273, spring 2016 Hierarchical Digital Design Methodology

# **Term Project**

Instructor: Dr. Behnam Arad

# **SUBMITTED BY:**

Srinivas Srivasthava Balagowni(sbalagowni@gmail.com)
Bharghav Malla (mallabharghav@gmail.com)

Date: 05-04-2016

# **Table of Content**

| 1. | Status Report         | 3   |
|----|-----------------------|-----|
| 2. | Datapaths             | 9   |
| 3. | Source Codes          | 11  |
| 4. | Simulation Results    | .73 |
|    | Synthesis Script File |     |
| 6. | Synthesis Reports     | 88  |
|    | Code Coverage Reports |     |

#### CSc/EEE 273 Term Project Status Report Team #3 Date 05/04/2016

| Names                  | Signatures | Overall Grade |
|------------------------|------------|---------------|
| 1)Srinivas srivasthava |            |               |
| Balagowni              |            |               |
| 2)Bharghav Malla       |            |               |

Provide the required information as accurately as possible based on the status of your Floating Point ALU (FPALU) submitted on the due date. The completed form must appear after Table of Contents (TOC) in your report.

### I. Project Report / Demo

200

#### <u>points</u>

### **Table 1:** (To be filled by the instructor)

| Item in the report                                                                                                                          | Issues | points |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|
| Cover sheet                                                                                                                                 |        |        |
| TOC                                                                                                                                         |        |        |
| Project Status Report                                                                                                                       |        |        |
| Block diagrams for the DUT and Testbench                                                                                                    |        |        |
| Source code                                                                                                                                 |        |        |
| Test bench      DUT instant      FPALU Model      Automated validation      Simulation results     (submitted as part of the softcopy only) |        |        |
| Synthesis  1. Script 2. Synthesis report 3. check_design report                                                                             |        |        |

| Tabulated area and timing results |  |
|-----------------------------------|--|
| Synthesis reports                 |  |
| Code Coverage results             |  |
| VALIDITY OF RESULTS IN THE REPORT |  |

### II.Design and Modeling Phase: /500 points

**Table 2. Source code**: Comment on the functionality of the source code you developed for each component of the FPALU as accurately as possible. The comments you provide here must be based on your simulation results. Add more rows as needed. (300 points)

| Component                 | Name of the person who modeled and validated the component | Is this component fully functional | If not, state any functional issue |
|---------------------------|------------------------------------------------------------|------------------------------------|------------------------------------|
| Sequential<br>multiplier  | Srinivas &<br>Bharghav                                     | YES                                |                                    |
| Normalization & Round Off | Srinivas                                                   | YES                                |                                    |
| Input's FSM               | Bharghav                                                   | YES                                |                                    |
| Output FSM                | Srinivas                                                   | YES                                |                                    |
| Top_multipli cation       | Srinivas &<br>Bharghav                                     | YES                                |                                    |
| Addition                  | Srinivas &<br>Bharghav                                     | YES                                |                                    |
| FPALU_top                 | Bharghav &<br>Srinivas                                     | YES                                |                                    |
| Automated_t b             | Bharghav &<br>Srinivas                                     | YES                                |                                    |
| Vector<br>Generation      | Bharghav                                                   | YES                                |                                    |

**Table 3 Top-level Design.** Comment on the functionality of the FPALU you developed (The functionality of the top-level design). 200 points

| State functional issues in DUT           | NONE |
|------------------------------------------|------|
| State functional issues in the testbench | NONE |

**Table 4. Code Coverage:** Fill the following table based on the coverage reports vcs generated for your FPALU design for applicable options.

| Coverage<br>Type | Percentage | Comments if any |
|------------------|------------|-----------------|
| Line             | 88.03      |                 |
| Toggle           | 76.74      |                 |
| Conditional      | 58.10      |                 |
| FSM              | 50.53      |                 |

#### 

**Table 5.** Fill out the following table based on your best synthesis trials: timing & area. In each case, state the sign of the timing and area parameters as provided by the Design Compiler tool.

| Clock Period in ns | Area slack<br>from area<br>report | Timing slack<br>from timing<br>report | data required time<br>for max path from<br>timing report | data arrival time for the max path from timing report path |
|--------------------|-----------------------------------|---------------------------------------|----------------------------------------------------------|------------------------------------------------------------|
| 5                  | 382089.34                         | 0.00                                  | 4.91                                                     | 4.91                                                       |
|                    |                                   |                                       |                                                          |                                                            |
|                    |                                   |                                       |                                                          |                                                            |

List any RTL changes you made to improve performance for each trial. <u>Be very BRIEF!!</u> Trial 1:

Initially we used multiplication operator for multiplying two operands, but we faced timing issues. So we used sequential multiplier.

#### Trial 2:

Initially we used two's compliment for adding negative numbers but we though that it is the addition of only magnitudes. So we have considered addition and subtraction operators to perform signed addition.

Trial 3

## IV FPALU performance

...../50 points

- How many clock cycles does your FPALU require for addition and multiplication?
   Addition:1 clock cycle
   Multiplication:pipelined-26 cycles to fill the pipeline and after that one output at each clock cycle.
- 2. What's the maximum clock rate your complete design can operate at? 200MHz
- 3. What is the maximum operation rate your design can sustain? (for example x multiplications per cycle)

26 cycles to fill the pipeline and after that one output at each clock cycle.(FSM based design which mimics pipelined)

**Tables 6**: For each partner, state the contribution percentage for each task listed below: Please only provide a percentage.

| Name                                 | Design | Simulation | Synthesis | Project report |
|--------------------------------------|--------|------------|-----------|----------------|
| Srinivas<br>Srivasthava<br>Balagowni | 50%    | 50%        | 50%       | 50%            |
| Bharghav<br>Malla                    | 50%    | 50%        | 50%       | 50%            |
|                                      |        |            |           |                |

Feedback from the Instructor:



Fp\_multiplication.v





```
vector. v
```

```
modul e vector_gn();
integer A, B;
integer i,j;
i ni ti al
begi n
A=$fopen("filea.txt", "w");
for (i = 0; i < 400; i = i + 1)
begi n
$fdi spl ay(A, "%h", $random());
$fclose (A);
end
i ni ti al
begi n
B=$fopen("fileb.txt", "w");
for (i = 0; i < 400; i = i + 1)
begi n
$fdi spl ay(B, "%h", $random());
$fcl ose (B);
end
endmodul e
```

```
fpal u_fi xture. v
`include "fpalu.v"
module fpalu_fixture;
reg [31:0] A, B;
reg reset, start, control, clk;
wire [31:0]result, testresult;
wire overflow, testoverflow;
reg [31:0]mema[399:0];
reg [31:0]memb[399:0];
reg [32:0]result_mem[399:0];
reg [32:0]verify_mem[399:0];
integer i=0;
integer j =0, q=0, q1=1, k=0, f=0;
reg [10: 0]I, z;
reg pass, fail;
integer c, d;
ini ti al
$vcdpl uson ;
i ni ti al
$monitor($time ,
                      "clk=%b A=%h B=%h control=%b result=%h overflow=%b testresult=%h
testoverflow=%b pass=%b fail=%b", clk,
A, B, control, result, overflow, testresult, testoverflow, pass, fail);
fpal u uut(A, B, start, clk, reset, control, result, overflow, testresult, testoverflow);
initial clk=0;
always #10 clk=~clk;
i ni ti al
begi n
$readmemh("filea.txt", mema);
$readmemh("fileb.txt", memb);
end
ini ti al
begi n
           z=0; I=0; pass=1' b0; fai I=1' b0; reset=0; start=1' b0; control =1' b1;
#40
          reset=1; start=1; control =1;
#1000
          reset=1; start=1; control =0;
#1000;
end
always @ (negedge clk)
begi n
  A=mema[i];
 i = i + 1;
  B=memb[j];
 j = j + 1;
end
always @ (posedge clk)
begi n
f=f+1;
```

```
fpal u_fi xture. v
```

```
end
always @ (posedge clk)
begi n
if (f < 29)
begin
pass=1' b0;
fai I =1' b0;
end
else if((result_mem[k+27]==verify_mem[k+1]) && (control==1'b1))
begi n
pass=1' b1;
fai I = 1' b0;
k=k+1;
end
else if((result_mem[k]==verify_mem[k]) && (control==1'b0))
begi n
pass=1' b0;
fai I = 1' b1;
k=k+1;
end
end
always @ (posedge clk)
begi n
resul t_mem[l]={resul t, overflow};
I = I + 1;
end
always @ (negedge clk)
begi n
veri fy_mem[z]={testresul t, testoverfl ow};
z=z+1;
end
al ways @(*)
begi n
if(I == 150)
begi n
c=$fopen("filer.txt", "w");
for (q=0; q<=150; q=q+1)
begi n
$fdi spl ay(c, "%h", resul t_mem[q]);
end
end
$fclose (c);
end
al ways @ (*)
begi n
i f(z==150)
begi n
d=$fopen("filev.txt", "w");
for (q1=0; q1<=150; q1=q1+1)
begi n
$fdi spl ay(d, "%h", veri fy_mem[q1]);
end
end
$fclose (d);
```

end

initial #3500 \$finish;

endmodul e

```
fpal u. v
```

```
include "fpalu_verification.v"

module fpalu(A, B, start, clk, reset, control, result, overflow, testresult, testoverflow);
input [31:0]A, B;
input start, clk, reset, control;
output [31:0] result, testresult;
output overflow, testoverflow;

top_fpalu u1(A, B, start, clk, reset, control, result, overflow);
fpalu_verification u2(A, B, start, clk, reset, control, testresult, testoverflow);
endmodule
```

```
top_fpal u. v
`include "fp_addition.v"
`include "fp_multiplication.v"
\label{eq:control} \begin{array}{ll} modul\,e\,\,top\_fpal\,u(A,\,B,\,start,\,cl\,k,\,reset,\,control\,,\,resul\,t,\,overfl\,ow)\,;\\ i\,nput\,\,[31:\,\overline{0}]\,A,\,B;\\ i\,nput\,\,start,\,control\,,\,reset,\,cl\,k; \end{array}
output [31:0] result;
output overflow;
reg [31:0]result;
reg overflow; reg start1, start2;
wire [31:0] result1, result2;
wire overflow1, overflow2;
reg [1:0]cs, ns;
parameter s0=2' b00, s1=2' b01, s2=2' b10;
always @ (posedge clk or negedge reset)
begi n
 if (~reset)
   begi n
    cs<=s0;
   end
 else if(start==1)
   cs<=ns;
end
al ways @ (*)
begi n
 case (cs)
   s0: begin
          if( control ==1' b1)
           ns=s1;
          else if(control ==1'b0)
           ns=s2;
          el se
           ns=s0;
        end
   s1: begin
        if(control ==1' b0)
         ns=s2;
        el se
         ns=s1;
       end
   s2: begi n
        if(control ==1' b1)
          ns=s1;
        el se
          ns=s2;
       end
 endcase
end
al ways @ (*)
begi n
 case(cs)
   s0: begi n
        if (reset==0)
          begi n
           start1=1' b0;
           start2=1' b0;
           resul t=32' b0;
```

```
top_fpal u. v
      overflow=1'b0;
     end
    else if(start==1'b1 && control==1'b1)
     begi n
      start1=1' b1;
      start2=1' b0;
      resul t=resul t1;
      overflow=overflow1;
     end
    else if(start==1'b1 && control==1'b0)
     begi n
      start2=1' b1;
start1=1' b0;
      resul t=resul t2;
      overflow=overflow2;
     end
    el se
     begi n
      start1=1' b0;
      start2=1' b0;
      resul t=32' b0;
      overfl ow=1' b0;
     end
   end
s1: begin
    if(start==1'b1 && control ==1'b1)
     begi n
      start1=1' b1;
      start2=1' b0;
      resul t=resul t1;
      overflow=overflow1;
     end
    else if(start==1'b1 && control==1'b0)
     begi n
      start2=1' b1;
      start1=1' b0;
      resul t=resul t2;
      overflow=overflow2;
     end
    el se
     begi n
      start1=1' b0;
      start2=1' b0;
      resul t=32' b0:
      overflow=1'b0;
     end
   end
s2: begin
    if(start==1'b1 && control ==1'b1)
     begi n
      start1=1' b1;
      start2=1' b0;
      resul t=resul t1;
      overflow=overflow1;
     end
    else if(start==1'b1 && control==1'b0)
     begi n
      start2=1' b1;
      start1=1' b0;
      resul t=resul t2;
      overflow=overflow2;
     end
```

```
top_fpalu.v

else
    begin
    start1=1'b0;
    start2=1'b0;
    result=32'b0;
    overflow=1'b0;
    end
    end
end
end
fp_multiplication uut1(A, B, start1, reset, clk, result1, overflow1);
fp_addition uut(A, B, reset, start2, result2, overflow2);
endmodule
```



#### fp\_mul ti pl i cati on\_i nput\_pi pe1. v

```
modul e
fp_mul ti pl i cati on_i nput_pi pe1(A, B, cl k, start, reset, p0, p1, p2, p3, p4, p5, p6, p7, p8, p9, p10,
p11, p12, p13, q0, q1, q2, q3, q4, q5, q6, q7, q8, q9, q10, q11, q12, q13, start0, start1, start2, start 3, start4, start5, start6, start7, start8, start9, start10, start11, start12, start13);
input [31:0]A, B;
input clk, reset, start;
output
[31: 0]p0, p1, p2, p3, p4, p5, p6, p7, p8, p9, p10, p11, p12, p13, q0, q1, q2, q3, q4, q5, q6, q7, q8, q9, q1
0, q11, q12, q13;
output
start0, start1, start2, start3, start4, start5, start6, start7, start8, start9, start10, start1
1, start12, start13;
start0, start1, start2, start3, start4, start5, start6, start7, start8, start9, start10, start1
1, start12, start13;
reg
[31̄: 0]p0, p1, p2, p3, p4, p5, p6, p7, p8, p9, p10, p11, p12, p13, q0, q1, q2, q3, q4, q5, q6, q7, q8, q9, q1
0, q11, q12, q13;
reg [5:0]cs, ns;
parameter
st0=6' b000000, st1=6' b000001, st2=6' b000010, st3=6' b000011, st4=6' b000100, st5=6' b000101, st6=6' b000111, st7=6' b001000, st8=6' b001001, st9=6' b001010, st10=6' b001011, st11=6' b00110
0, st12=6' b001101, st13=6' b001110, si dl e=6' b001111, st14=6' b010000, st15=6' b010001,
st16=6' b010010,
st17=6' b010011.
st18=6' b010100,
st19=6' b010101,
st20=6' b010110,
st21=6' b010111,
st22=6' b011000,
st23=6' b011001,
st24=6' b011010,
st25=6' b011011.
st26=6' b011100;
always @ (posedge clk or negedge reset)
begin
 if(reset==0)
  begi n
    cs<=si dl e;
  end
 else if(start==1)
    cs<=ns;
end
al ways @ (cs)
begi n
 case(cs)
  sidle: ns=st0;
  st0: ns=st1;
  st1: ns=st2;
  st2: ns=st3;
  st3: ns=st4;
  st4: ns=st5;
  st5: ns=st6;
  st6: ns=st7;
  st7: ns=st8;
  st8: ns=st9;
  st9: ns=st10;
  st10: ns=st11;
  st11: ns=st12;
```

```
fp_multiplication_input_pipe1.v
   st12: ns=st13;
  st13: ns=st14;
   st14: ns=st15;
  st15: ns=st16;
st16: ns=st17;
st17: ns=st18;
   st18: ns=st19;
  st19: ns=st20;
   st20: ns=st21;
   st21: ns=st22;
   st22: ns=st23;
  st23: ns=st24;
st24: ns=st25;
st25: ns=st26;
st26: ns=sidle;
 endcase
end
al ways @ (*)
begi n
 case(cs)
  sidle: begin
               if(~reset)
                 bègi n
                  p0=32' b0;
                  p1=32' b0:
                  p2=32' b0;
                  p3=32' b0;
                  p4=32' b0;
                  p5=32' b0;
p6=32' b0;
p7=32' b0;
p8=32' b0;
                  p9=32' b0;
                 p10=32' b0;
                 p11=32' b0;
                 p12=32' b0;
                 p13=32' b0;
                  q0=32' b0;
q1=32' b0;
q2=32' b0;
q3=32' b0;
                  q4=32' b0;
                  q5=32' b0;
                  q6=32' b0;
                qb=32 b0;
q7=32' b0;
q8=32' b0;
q9=32' b0;
q10=32' b0;
q11=32' b0;
q13=32' b0;
               end
              else if(start==1)
               begi n
                 start0=start0;
                 p0=p0;
                 q0=q0;
               end
              end
   st13: begin
            if(start==1)
```

```
fp_mul ti pl i cati on_i nput_pi pe1. v
        begi n
         start0=1;
         p0=A;
         q0=B;
        end
     end
st14: begi n
       if(start==1)
        begi n
         start1=1;
         p1=A;
         q1=B;
        end
      end
st15: begin
       if(start==1)
        begi n
         start2=1;
         p2=A;
         q2=B;
        end
      end
st16: begin
       if(start==1)
        begi n
         start3=1;
         p3=A;
         q3=B;
        end
      end
st17: begin
       if(start==1)
        begi n
         start4=1;
         p4=A;
         q4=B;
        end
      end
st18: begin
if(start==1)
        begi n
         start5=1;
         p5=A;
         q5=B;
        end
      end
st19: begi n
       if(start==1)
        begi n
         start6=1;
         p6=A;
         q6=B;
        end
      end
st20: begin
       if(start==1)
        begi n
         start7=1;
         p7=A;
         q7=B;
        end
     end
st21: begin
```

```
fp_mul ti pl i cati on_i nput_pi pe1. v
       if(start==1)
        begi n
         start8=1;
         p8=A;
         q8=B;
        end
      end
st22: begin
       if(start==1)
        begi n
         sťart9=1;
         p9=A;
         q9=B;
        end
      end
st23: begin
      if(start==1)
        begi n
         start10=1;
         p10=A;
         q10=B;
        end
      end
st24: begin
      if(start==1)
        begi n
         start11=1;
         p11=A;
         q11=B;
        end
      end
st25: begin
if(start==1)
        begi n
         start12=1;
         p12=A;
         q12=B;
        end
      end
st26: begin
       if(start==1)
        bègi n
         start13=1;
         p13=A;
         q13=B;
        end
      end
defaul t: begin
          p0=p0;
          p1=p1;
          p2=p2;
          p3=p3;
          p4=p4;
          p5=p5;
          p6=p6;
          p7=p7;
          p8=p8;
          p9=p9;
          p10=p10;
          p11=p11;
          p12=p12;
          p13=p13;
          q0=q0;
```

```
\begin{array}{c} \text{fp\_mul ti pl i cati on\_i nput\_pi pe1. v} \\ \text{q1=q1;} \\ \text{q2=q2;} \\ \text{q3=q3;} \\ \text{q4=q4;} \\ \text{q5=q5;} \\ \text{q6=q6;} \\ \text{q7=q7;} \\ \text{q8=q8;} \\ \text{q9=q9;} \\ \text{q10=q10;} \\ \text{q11=q11;} \\ \text{q12=q12;} \\ \text{q13=q13;} \\ \text{end} \\ \\ \end{array}
```

#### fp\_mul ti pli cati on\_i nput\_pi pe2. v

```
modul e
fp_mul tiplication_input_pipe2(A, B, clk, start, reset, m0, m1, m2, m3, m4, m5, m6, m7, m8, m9, m10,
m11, m12, m13, n0, n1, n2, n3, n4, n5, n6, n7, n8, n9, n10, n11, n12, n13, s0, s1, s2, s3, s4, s5, s6, s7, s8
, s9, s10, s11, s12, s13);
input [31:0]A,B;
input clk, reset, start;
output
[31: 0] m0, m1, m2, m3, m4, m5, m6, m7, m8, m9, m10, m11, m12, m13, n0, n1, n2, n3, n4, n5, n6, n7, n8, n9, n1
0, n11, n12, n13;
output s0, s1, s2, s3, s4, s5, s6, s7, s8, s9, s10, s12, s13, s11;
reg s0, s1, s2, s3, s4, s5, s6, s7, s8, s9, s10, s12, s13, s11;
reg
[31:0]m0, m1, m2, m3, m4, m5, m6, m7, m8, m9, m10, m11, m12, m13, n0, n1, n2, n3, n4, n5, n6, n7, n8, n9, n1
0, n11, n12, n13;
reg [5:0]cs, ns;
parameter
st0=6' b000000, st1=6' b000001, st2=6' b000010, st3=6' b000011, st4=6' b000100, st5=6' b000101,
st6=6' b000111, st7=6' b001000, st8=6' b001001, st9=6' b001010, st10=6' b001011, st11=6' b00110
0, st12=6' b001101, st13=6' b001110, si dl e=6' b001111, st14=6' b010000, st15=6' b010001,
st16=6' b010010,
st17=6' b010011,
st18=6' b010100,
st19=6' b010101,
st20=6' b010110,
st21=6' b010111,
st22=6' b011000,
st23=6' b011001,
st24=6' b011010,
st25=6' b011011,
st26=6' b011100;
always @ (posedge clk or negedge reset)
begi n
 if(reset==0)
  begi n
   cs<=sidle;
  end
 else if(start==1)
   cs<=ns;
end
always @ (cs)
begi n
 case(cs)
  sidle: ns=st0;
  st0: ns=st1;
  st1: ns=st2;
  st2: ns=st3;
  st3: ns=st4;
  st4: ns=st5;
  st5: ns=st6;
  st6: ns=st7;
  st7: ns=st8;
  st8: ns=st9;
  st9: ns=st10;
  st10: ns=st11;
  st11: ns=st12;
  st12: ns=st13;
  st13: ns=st14;
  st14: ns=st15;
  st15: ns=st16;
```

```
fp_mul ti pli cati on_i nput_pi pe2. v
  st16: ns=st17;
  st17: ns=st18;
  st18: ns=st19;
st19: ns=st20;
st20: ns=st21;
st21: ns=st22;
  st22: ns=st23;
  st23: ns=st24;
  st24: ns=st25;
  st25: ns=st26;
  st26: ns=sidle;
 endcase
end
al ways @ (*)
begi n
 case(cs)
  sidle: begin
              if(~reset)
                bègi n
                m0=32' b0;
m1=32' b0;
m2=32' b0;
m3=32' b0;
                 m4=32' b0;
                 m5=32' b0;
                 m6=32' b0;
                 m7=32' b0;
                 m8=32' b0;
               m9=32' b0;
m10=32' b0;
m11=32' b0;
m12=32' b0;
               m13=32' b0;
                 n0=32' b0;
                 n1=32' b0;
                 n2=32' b0;
                 n3=32' b0;
                n4=32' b0;
n5=32' b0;
n6=32' b0;
n7=32' b0;
                 n8=32' b0;
                 n9=32' b0:
                n10=32' b0;
               n11=32' b0;
               n12=32' b0;
               n13=32' b0;
              end
             else if(start==1)
              begi n
               s0=1;
               mO=A;
               n0=B;
              end
           end
  st0: begin
          if(start==1)
           begi n
             s1=1;
            m1=A;
            n1=B;
           end
```

```
fp_mul ti pl i cati on_i nput_pi pe2. v
     end
st1: begin
      if(start==1)
       begi n
s2=1;
m2=A;
        n2=B;
       end
     end
st2: begin
if(start==1)
       begi n
s3=1;
m3=A;
         n3=B;
       end
     end
st3: begi n
i f(start==1)
       begi n
         s4=1;
m4=A;
         n4=B;
        end
     end
st4: begin
      if(start==1)
       begi n
s5=1;
         m5=A;
         n5=B;
        end
     end
st5: begi n
      i f(start==1)
begi n
         s6=1;
         m6=A;
         n6=B;
        end
     end
st6: begin
      if(start==1)
        begi n
         s7=1;
         m7=A;
         n7=B;
       end
     end
st7: begin
      if(start==1)
        bègi n
         s8=1;
         m8=A;
         n8=B;
        end
     end
st8: begin
i f(start==1)
        bègi n
         s9=1;
         m9=A;
         n9=B;
```

```
fp_mul ti pl i cati on_i nput_pi pe2. v
       end
    end
st9: begi n
      i f(start==1)
       begi n
s10=1;
        m10=A;
        n10=B;
       end
    end
st10: begin
       if(start==1)
        begi n
s11=1;
         m11=A;
         n11=B;
        end
      end
st11: begin
       if(start==1)
        begi n
s12=1;
m12=A;
         n12=B;
        end
      end
st12: begin
       if(start==1)
        begi n
         s13=1;
         m13=A;
         n13=B;
        end
      end
defaul t:
        begi n
            mO=mO;
            m1=m1;
            m2=m2;
           m3=m3;
           m4=m4;
           m5=m5;
           m6=m6;
           m7=m7;
            m8=m8;
           m9=m9;
         m10=m10;
         m11=m11;
         m12=m12;
         m13=m13;
            n0=n0;
            n1=n1;
            n2=n2;
            n3=n3;
            n4=n4;
            n5=n5:
            n6=n6;
            n7=n7;
            n8=n8;
            n9=n9;
         n10=n10;
         n11=n11;
         n12=n12;
```

```
fp_mul ti pl i cati on_i nput_pi pe2. v
n13=n13;
end
endcase
end
endmodul e
```

```
module dffa(clk, reset, load, da, qa);
input clk, reset, load;
input [23: 0] da;
output [23: 0] qa;
reg [23: 0] qa;
al ways@(posedge clk or negedge reset)
begin
if(~reset)
qa <=24'b0;
else if (load)
qa<=da;
else
qa<=qa;
end
endmodule
```

```
dffb. v
module dffb(clk, reset, load, shift, db, qb, s); input clk, reset, load, shift;
input [23:0] db;
output [23:0] qb;
reg [23:0] qb;
output s;
reg s;
always@(posedge clk or negedge reset)
begin
  if (reset == 0)
   begi n
s<=1' b0;
qb <=24' b0;
   end
 else if (load==1)
qb<=db;
  else if(shift==1)
   begi n
     q\vec{b} < = \{1' b0, qb[23: 1]\};
     s \le qb[0];
   end
  el se
   begi n
     qb <= qb;
     s<=s;
   end
end
endmodul e
```

```
module mux(da, s, y);
input [23:0]da;
input s;
output [23:0] y;
reg [23:0]y;
wire [23:0]d0;
assign d0=24'b0;
al ways@(da or d0 or s)
begin
if(s)
y=da;
el se
y=d0;
end
endmodule
```

adder. v

```
module adder(a, b, cout, sum);
    input [23:0]a;
    input [23:0]b;
    output cout;
    output [23:0]sum;
assign {cout, sum}=a+b;
endmodule
```

```
fi nal shi ft. v
module final shift(sum, shiftp, cout, shiftph, shift, load, clock, reset); input [23:0]sum;
input reset, clock, shift, load, cout; output [23: 0]shiftph; output [23: 0]shiftp; reg [23: 0]shiftp; reg [23: 0]shiftp;
always @(posedge clock or negedge reset)
begin
if(reset==0)
   begin
shi ftp<=24' b0;
shi ftph<=24' b0;
   end
 else if(shift==1)
   begi n
     shiftp<={cout,sum[23:1]};
shiftph[23]<=sum[0];
shiftph[22:0]<=shiftph[23:1];
   end
  el se
   begi n
     shi ftp<=shi ftp;
     shi ftph<=shi ftph;
   end
end
endmodul e
```

```
multiplication. v
`include "dffa.v"
`include "dffb.v"
`include "mux.v"
`include "finalshift.v"
`include "adder.v"
module multiplication(a, b, reset, shift, clk, p, load);
input [23:0]a,b;
input reset, shift, clk, load;
output [47: 0]p;
reg [47: 0]p;
wi re [23: 0]shi ftp, shi ftph;
wire s, cout;
wire [23:0]qa, adderinput, sum, qb;
dffa a1(clk, reset, load, a, qa);
dffb b1(clk, reset, load, shift, b, qb, s);
mux m1(qa, s, adderinput);
final shift f1(sum, shiftp, cout, shiftph, shift, I oad, clk, reset);
adder a2(shi ftp[23:0], adderi nput, cout, sum);
al ways @ (*)
begi n
 p={shi ftp[23: 0], shi ftph[23: 0]};
end
endmodul e
```

```
fsm_multiplication.v
module fsm_multiplication(clk, reset, load, shift, start);
input clk, reset, start;
output load, shift;
reg load, shift;
reg [4:0]cs, ns;
parameter
i dl e=5' b00000, s1=5' b00001, s2=5' b00010, s3=5' b00011, s4=5' b00100, s5=5' b00101, s6=5' b0011 0, s7=5' b00111, s8=5' b01000, s9=5' b01001, s10=5' b01010, s11=5' b01011, s12=5' b01100, s13=5' b
01101, s14=5' b01110, s15=5' b01111, s16=5' b10000, s17=5' b10001, s18=5' b10010, s19=5' b10011, s20=5' b10100, s21=5' b10101, s22=5' b10110, s23=5'
b10111, s24=5' b11000, s25=5' b11001, s26=5' b11010, s27=5' b11011;
always@(posedge clk or negedge reset)
begin
if(reset==0)
  cs<=i dl e;
 el se
  cs<=ns;
end
al ways@ (*)
begi n
 case(cs)
            ns=s1;
  i dl e:
   s1 : if (start==1)
             ns=s2;
           el se
             ns=i dl e;
   s2
             ns=s3;
   s3
             ns=s4;
   s4
             ns=s5;
   s5
             ns=s6;
   s6
             ns=s8;
   s8
             ns=s9:
             ns=s10;
   s9
   s10
             ns=s11;
   s11
             ns=s12;
   s12
             ns=s13;
   s13
             ns=s14;
   s14
             ns=s15;
             ns=s16;
   s15
   s16
             ns=s17;
   s17
             ns=s18;
   s18
             ns=s19:
   s19
             ns=s20;
   s20
             ns=s21;
   s21
             ns=s22;
   s22
             ns=s23;
   s23
             ns=s24;
   s24
             ns=s25;
   s25
             ns=s26;
   s26
             ns=s27;
   s27
             ns=s7;
   s7
             ns=s7;
   default : ns=idle;
 endcase
end
always @ (cs)
begi n
 căse(cs)
  idle:
            begi n
```

```
fsm_multiplication.v
        I oad=0; shift=0;
        end
s1
        begin
if(start==1)
          bègi n
          I oad=1; shift=0;
          end
         el se
          begi n
           I oad=0; shi ft=0;
          end
         end
s2
         begi n
         load=0; shift=1;
         end
s3
         begi n
         load=0; shift=1;
         end
s4
         begi n
         load=0; shift=1;
         end
s5
         begi n
         load=0; shift=1;
         end
s6:
         begi n
         load=0; shift=1;
         end
s8:
         begi n
         load=0; shift=1;
         end
s9:
         begi n
         load=0; shift=1;
         end
s10:
         begi n
        I oad=0; shi ft=1;
         end
s11:
         begi n
         load=0; shift=1;
         end
s12:
         begi n
         load=0; shift=1;
         end
s13:
         begi n
         load=0; shift=1;
         end
s14:
         begi n
         load=0; shift=1;
         end
s15:
        begi n
```

```
fsm_multiplication.v
           load=0; shift=1;
           end
  s16:
           begi n
           load=0; shift=1;
           end
  s17:
           begi n
           load=0; shift=1;
           end
  s18:
           begi n
           load=0; shift=1;
           end
  s19:
           begi n
           load=0; shift=1;
           end
  s20:
           begi n
           load=0; shift=1;
           end
  s21:
           begi n
           load=0; shift=1;
           end
  s22:
           begi n
           load=0; shift=1;
           end
  s23:
           begi n
           load=0; shift=1;
           end
  s24:
           begi n
           load=0; shift=1;
           end
  s25:
           begi n
           load=0; shift=1;
           end
  s26:
           begi n
           load=0; shift=1;
           end
  s27:
           begi n
           load=0; shift=1;
           end
  s7:
           begi n
           load=0; shift=0;
           end
  defaul t: begin
           I oad=0; shi ft=0;
           end
endcase
end
```

endmodul e

```
fp_mul ti plicati on_prenormalizati on. v
`include "fsm_multiplication.v"
`include "multiplication.v"
module fp_multiplication_prenormalization(a, b, reset, clk, p, start, out, expo);
input [23:0]a,b;
input reset, clk, start;
output [47:0]p;
output [24:0]out;
output expo;
reg [24:0]out;
reg expo;
wire load, shift;
fsm_multiplication t1(clk, reset, load, shift, start);
multiplication t2(a, b, reset, shift, clk, p, load);
al ways @ (*)
begi n
 if(p[47]==0 \&\& p[22]==1)
  begi n
   {out[24], out[23:0]}={1'b1, p[45:23]}+1'b1;
   expo=1' b0;
  end
 else if(p[47]==0 \& p[22]==0)
  begi n
   {out[24], out[23:0]}={1'b1, p[45:23]}+1'b0;
   expo=1' b0;
  end
 else if(p[47]==1 \&\& p[22]==0)
  begi n
   {out[24], out[23:0]}={1'b1, p[46:24]}+1'b0;
   expo=1' b1;
  end
 else if(p[47]==1 \& p[22]==1)
   {out[24], out[23:0]}={1'b1, p[46:24]}+1'b1;
   expo=1' b1;
  end
end
endmodul e
```

```
fp_multiplication_round_normalized.v
`include "fp_multiplication_prenormalization.v"
module fp_multiplication_round_normalized(a, b, clk, reset, start, product, overflow);
input [31:0]a,b;
input clk, reset, start;
output [31:0]product;
output overflow;
reg overflow;
wire [7:0]bi asedexpo;
reg [31:0]product;
reg [23: 0]m, n;
wire [47: 0]p;
wire expo, carry;
reg carry1;
wire [24:0]out;
assign {carry, bi asedexpo}=(a[30: 23]+b[30: 23]-8' b01111111);
al ways @ (*)
begi n
  if(reset==0)
   begi n
    m=24' h0;
    n=24' h0;
   end
  el se
   begi n
    m = \{1' b1, a[22:0]\};
    n={1' b1, b[22: 0]};
   end
end
fp_multiplication_prenormalization t1(m, n, reset, clk, p, start, out, expo);
al ways @ (*)
begi n
 if(reset==0)
  begi n
   overfl ow=1' b0;
   product=32' b0;
  end
 else if((a[30:23]==8' b0000000 | b[30:23]==8' b0) && (a[22:0]==23' b0 |
b[22:0] = 23^{b0}
  begi n
   product={(a[31]^b[31]), 31' b0};
   overflow=1'b0;
 else if((a[30: 23] == 8' b00000000 || b[30: 23] == 8' b0) && (a[22: 0]! = 23' b0 ||
b[22: 0]! = 23 b0))
  begi n
   overflow=1'b1;
   product=32' h0;
  end
 else if (a[30: 23]==8' b11111111 | b[30: 23]==8' b11111111 |
{carry, bi asedexpo}>=8' d255)
  begi n
   overflow=1'b1;
   product=32' b0;
 else if( expo == 1'b1 && out[24]==1'b1)
  begi n
   overfl ow=1' b0:
   \{carry1, product[30: 23]\} = (a[30: 23] + b[30: 23] - 8' b01111111) + 2' b10;
   product[31]=a[31]^b[31];
                                            Page 1
```

```
\label{eq:fpmultiplication} fp\_multiplication\_round\_normalized. \ v \\ product[22:0]=out[23:1];
  end
 else if( expo == 1'b1 && out[24]!=1'b1)
  begi n
    overflow=1'b0;
    {carry1, product[30: 23]}=(a[30: 23]+b[30: 23]-8' b01111111)+1' b1; product[31]=a[31]^b[31]; product[22: 0]=out[22: 0];
  end
 else if(expo==1'b0 && out[24]==1'b1)
  begi n
    overflow=1' b0;
    {carry1, product[30: 23]}=(a[30: 23]+b[30: 23]-8' b01111111)+1' b1; product[31]=a[31]^b[31]; product[22: 0]=out[23: 1];
  end
 el se
  begi n
    overflow=1'b0;
    {carry1, product[30: 23]}=(a[30: 23]+b[30: 23]-8' b01111111)+1' b0; product[31]=a[31]^b[31]; product[22: 0]=out[22: 0];
   end
end
endmodul e
```

```
fp_mul ti pli cati on_outputpi pe. v
`include "fp_multiplication_input_pipe1.v"
`include "fp_multiplication_round_normalized.v"
`include "fp_multiplication_input_pipe2.v"
modul e fp_mul ti pl i cati on_outputpi pe(a, b, cl k, reset, start, product1, overfl ow1);
i nput [31: 0]a, b;
input clk, start, reset;
reg [31:0]aa, bb;
[31: 0] pr0, pr1, pr2, pr3, pr4, pr5, pr6, pr7, pr8, pr9, pr10, pr11, pr12, pr13, pr14, pr15, pr16, pr1
ar{7}, pr1ar{8}, pr19, pr20, pr21, pr22, pr23, pr24, pr25, pr26, pr27;
wi re
00, 01, 02, 03, 04, 05, 06, 07, 08, 09, 010, 011, 012, 013, 014, 015, 016, 017, 018, 019, 020, 021, 022, 02
3, 024, 025, 026, 027;
[31: 0] m0, m1, m2, m3, m7, m4, m5, m6, m8, m9, m10, m11, m12, m13, n0, n1, n2, n3, n4, n5, n6, n7, n8, n9, n1
0, n11, n12, n13, p0, p1, p2, p3, p4, p5, p6, p7, p8, p9, p10, p11, p12, p13, q0, q1, q2, q3, q4, q5, q6, q7,
q8, q9, q10, q11, q12, q13;
start0, start1, start2, start3, start4, start5, start6, start7, start8, start9, start10, start1
1, start12, start13;
wire s0, s1, s2, s3, s4, s5, s6, s7, s8, s9, s10, s11, s12, s13;
output [31:0]product1;
reg [31:0]product1;
output overflow1
reg [31:0]product;
reg overflow1;
reg overflow;
wire [7:0]bi asedexpo;
wire carry;
always @ (*)
begi n
 aa=a:
 bb=b;
end
fp_mul ti pl i cati on_i nput_pi pe1
q5, q6, q7, q8, q9, q10, q11, q12, q13, start0, start1, start2, start3, start4, start5, start6, start7, start8, start9, start10, start11, start12, start13);
fp_mul ti pli cati on_i nput_pi pe2
f2(aa, bb, cl k, start, reset, m0, m1, m2, m3, m4, m5, m6, m7, m8, m9, m10, m11, m12, m13, n0, n1, n2, n3, n
4, n5, n6, n7, n8, n9, n10, n11, n12, n13, s0, s1, s2, s3, s4, s5, s6, s7, s8, s9, s10, s11, s12, s13);
reg [5:0]cs, ns;
parameter
st0=6' b000000, st1=6' b000001, st2=6' b000010, st3=6' b000011, st4=6' b000100, st5=6' b000101, st6=6' b000111, st7=6' b001000, st8=6' b001001, st9=6' b001010, st10=6' b001011, st11=6' b00110
0, st12=6' b001101, st13=6' b001110, si dl e=6' b001111, st14=6' b010000, st15=6' b010001,
st16=6' b010010,
st17=6' b010011,
st18=6' b010100,
st19=6' b010101,
st20=6' b010110,
st21=6' b010111,
st22=6' b011000,
st23=6' b011001,
st24=6' b011010,
st25=6' b011011,
st26=6' b011100,
st27=6' b011101,
st28=6' b011110,
```

```
fp_mul ti pl i cati on_outputpi pe. v
st29=6' b011111,
st30=6' b100000,
st31=6' b100001,
st32=6' b100010,
st33=6' b100011,
st34=6' b100100,
st35=6' b100101,
st36=6' b100111,
st37=6' b101000,
st38=6' b101001,
st39=6' b101010,
st40=6' b101011,
st41=6' b101100,
st42=6' b101101,
st43=6' b101110,
st44=6' b101111,
st45=6' b110000,
st46=6' b110001,
st47=6' b110010,
st48=6' b110011,
st49=6' b110100,
st50=6' b110101,
st51=6' b110110,
st52=6' b110111,
st53=6' b111000,
st54=6' b111001;
always @ (posedge clk or negedge reset)
begi n
 if(reset==0)
   begi n
    cs<=sidle;
   end
 el se
    cs<=ns;
end
al ways @ (cs)
begi n
 case(cs)
   sidle: ns=st0;
   st0: ns=st1;
   st1: ns=st2;
st2: ns=st3;
st3: ns=st4;
   st4: ns=st5;
   st5: ns=st6;
   st6: ns=st7;
   st7: ns=st8;
   st8: ns=st9;
   st9: ns=st10;
   st10: ns=st11;
st11: ns=st12;
   st12: ns=st13;
   st13: ns=st14;
   st14: ns=st15;
   st15: ns=st16;
   st16: ns=st17;
```

```
fp_mul ti pli cati on_outputpi pe. v
  st17: ns=st18;
  st18: ns=st19;
  st19: ns=st20;
  st20: ns=st21;
  st21: ns=st22;
  st22: ns=st23;
  st23: ns=st24;
  st24: ns=st25;
  st25: ns=st26;
  st26: ns=st27;
  st27: ns=st28;
  st28: ns=st29;
  st29: ns=st30;
  st30: ns=st31;
  st31: ns=st32;
  st32: ns=st33;
  st33: ns=st34:
  st34: ns=st35;
  st35: ns=st36;
  st36: ns=st37;
  st37: ns=st38;
  st38: ns=st39;
  st39: ns=st40;
  st40: ns=st41;
  st41: ns=st42;
  st42: ns=st43;
  st43: ns=st44;
  st44: ns=st45;
  st45: ns=st46;
  st46: ns=st47;
  st47: ns=st48;
  st48: ns=st49;
  st49: ns=st50;
  st50: ns=st51;
  st51: ns=st52;
  st52: ns=st53;
  st53: ns=st27;
 endcase
end
assign \{carry, bi asedexpo\} = (a[30: 23] + b[30: 23] - 8' b01111111);
al ways @ (*)
begi n
 if(~reset)
  begi n
   product1=32' h0;
   overflow1=1' b0;
  end
 else if(product[30:23]==8'b0 && product[22:0]==23'b0)
  begi n
   product1={product[31], 31' h0};
   overflow1=overflow;
 else if(product[30:23]==8'b0 && product[22:0]!=23'b0)
  begi n
   product1=32' h0;
   overflow1=overflow;
  end
 el se if(product[30: 23]==8' b11111111)
  begi n
   product1=32' h0;
   overflow1=overflow;
```

# fp\_mul ti pl i cati on\_outputpi pe. v end el se begi n product1=product; overflow1=overflow; end end always @ (\*) begi n case(cs) sidle: begin product=32' b0; overflow=1' b0; end st0: begin product=32' b0; overflow=1'b0; end st1: begi n product=32' b0; overflow=1' b0; end st2: begi n product=32' b0; overflow=1'b0; end st3: begin product=32' b0; overflow=1'b0; end st4: begin product=32' b0; overflow=1' b0; end st5: begin product=32' b0; overflow=1'b0; end st6: begin product=32' b0; overflow=1'b0; end st7: begin product=32' b0; overflow=1'b0; end st8: begin product=32' b0; overflow=1'b0; end st9: begi n product=32' b0; overflow=1'b0; end st10: begin product=32' b0; overflow=1' b0;

end st11: begi n

end

product=32' b0; overflow=1' b0;

### fp\_mul ti pli cati on\_outputpi pe. v

```
st12: begin
       product=32' b0;
       overfl ow=1' b0;
      end
st13: begin
       product=32' b0;
       overflow=1'b0;
      end
st14: begin
       product=32' b0;
       overflow=1'b0;
      end
st15: begin
       product=32' b0;
overfl ow=1' b0;
      end
st16: begin
       product=32' b0;
       overfl ow=1' b0;
      end
st17: begin
       product=32' b0;
overfl ow=1' b0;
      end
st18: begin
       product=32' b0;
       overflow=1'b0;
      end
st19: begin
       product=32' b0;
overflow=1' b0;
      end
st20: begin
       product=32' b0;
       overflow=1'b0;
      end
st21: begin
       product=32' b0;
       overfl ow=1' b0;
      end
st22: begin
       product=32' b0;
       overfl ow=1' b0;
      end
st23: begin
       product=32' b0;
       overflow=1'b0;
      end
st24: begin
       product=32' b0;
       overfl ow=1' b0;
      end
st25: begin
       product=32' b0;
       overflow=1'b0;
      end
st26: begin
       product=pr0;
       overflow=o0;
      end
st27: begin
       product=pr1;
       overflow=o1;
```

# fp\_mul ti pl i cati on\_outputpi pe. v

```
end
st28: begin
      product=pr2;
      overflow=o2;
     end
st29: begin
      product=pr3;
      overflow=o3;
     end
st30: begin
      product=pr4;
      overflow=o4;
     end
st31: begin
      product=pr5;
      overflow=o5;
     end
st32: begin
      product=pr6;
      overflow=06;
     end
st33: begin
      product=pr7;
      overflow=o7;
     end
st34: begin
      product=pr8;
      overflow=08;
     end
st35: begin
      product=pr9;
      overflow=09;
     end
st36: begin
      product=pr10;
      overflow=o10;
     end
st37: begi n
      product=pr11;
      overflow=o11;
     end
st38: begin
      product=pr12;
      overflow=o12;
     end
st39: begi n
      product=pr13;
      overflow=o13;
     end
st40: begin
      product=pr14;
      overflow=o14;
     end
st41: begin
      product=pr15;
      overflow=o15;
     end
st42: begin
      product=pr16;
      overflow=o16;
     end
st43: begin
      product=pr17;
```

```
fp_mul ti pli cati on_outputpi pe. v
```

```
overflow=o17;
       end
  st44: begin
        product=pr18;
        overflow=o18;
       end
  st45: begin
        product=pr19:
        overflow=o19;
       end
  st46: begin
         product=pr20;
        overflow=o20:
       end
  st47: begin
         product=pr21;
        overflow=o21;
       end
  st48: begin
         product=pr22;
        overflow=o22;
       end
  st49: begin
         product=pr23;
        overflow=o23;
       end
  st50: begin
         product=pr24;
        overflow=o24;
       end
  st51: begin
         product=pr25;
        overflow=o25;
       end
  st52: begin
         product=pr26;
        overflow=o26;
       end
  st53: begin
        product=pr27;
        overflow=o27;
       end
 endcase
end
fp_mul tiplication_round_normalized t1(m0, n0, clk, reset, s0, pr0, o0);
fp_multiplication_round_normalized t2(m1, n1, clk, reset, s1, pr1, o1);
fp_multiplication_round_normalized t3(m2, n2, clk, reset, s2, pr2, o2);
fp_multiplication_round_normalized t4(m3, n3, clk, reset, s3, pr3, o3);
fp_mul tiplication_round_normalized t5(m4, n4, clk, reset, s4, pr4, o4);
fp_multiplication_round_normalized t6(m5, n5, clk, reset, s5, pr5, o5);
fp_mul tiplication_round_normalized t7(m6, n6, clk, reset, s6, pr6, o6);
fp_multiplication_round_normalized t8(m7, n7, clk, reset, s7, pr7, o7);
fp_multiplication_round_normalized t9(m8, n8, clk, reset, s8, pr8, o8);
                                           Page 7
```

### fp\_mul ti pli cati on\_outputpi pe. v

```
fp_mul tiplication_round_normalized t10(m9, n9, clk, reset, s9, pr9, o9);
fp_multiplication_round_normalized t11(m10, n10, clk, reset, s10, pr10, o10);
fp_multiplication_round_normalized t12(m11, n11, clk, reset, s11, pr11, o11);
fp_multiplication_round_normalized t13(m12, n12, clk, reset, s12, pr12, o12);
fp_multiplication_round_normalized t14(m13, n13, clk, reset, s13, pr13, o13);
fp_mul tiplication_round_normalized t15(p0, q0, clk, reset, start0, pr14, o14);
fp_mul tiplication_round_normalized t16(p1, q1, clk, reset, start1, pr15, o15);
fp_mul tiplication_round_normalized t17(p2, q2, clk, reset, start2, pr16, o16);
fp_multiplication_round_normalized t18(p3, q3, clk, reset, start3, pr17, o17);
fp_mul tiplication_round_normalized t19(p4, q4, clk, reset, start4, pr18, o18);
fp_mul tiplication_round_normalized t20(p5, q5, clk, reset, start5, pr19, o19);
fp_mul tiplication_round_normalized t21(p6, q6, clk, reset, start6, pr20, o20);
fp_mul tiplication_round_normalized t22(p7, q7, clk, reset, start7, pr21, o21);
fp_multiplication_round_normalized t23(p8, q8, clk, reset, start8, pr22, o22);
fp_mul tiplication_round_normalized t24(p9, q9, clk, reset, start9, pr23, o23);
fp_mul ti pli cati on_round_normal i zed t25(p10, q10, clk, reset, start10, pr24, o24);
fp_mul tiplication_round_normalized t26(p11, q11, clk, reset, start11, pr25, o25);
fp_multiplication_round_normalized t27(p12, q12, clk, reset, start12, pr26, o26);
fp_mul tiplication_round_normalized t28(p13, q13, clk, reset, start13, pr27, o27);
endmodul e
```

```
fp_multiplication.v

include "fp_multiplication_outputpipe.v"
module fp_multiplication(a, b, start, reset, clk, product1, overflow1);
input [31:0]a, b;
input clk, reset, start;
output [31:0]product1;
output overflow1;
fp_multiplication_outputpipe ff1(a, b, clk, reset, start, product1, overflow1);
endmodule
```



```
fp_addi ti on. v
module fp_addition(input [31:0]A_in, B_in, input reset, start, output reg [31:0]sum,
output reg overflow1);
reg [23:0]A, B, A1, B1; reg overflow;
reg [7:0]expa, expb;
reg [7:0]d_exp, a_exp, b_exp;
reg [8:0]expo;
reg [24:0]out;
reg [24:0]fout;
reg [22:0]sum1;
reg round;
reg [7:0]exxp;
reg [8:0]exponent;
al ways@(*)
begi n
 if(~reset)
   begi n
    A[23: 0] = 23' b0;
    B[23: 0]=23' b0;
a_exp[7: 0]=8' b0;
b_exp[7: 0]=8' b0;
   end
 else if(start==1)
   begi n
    A[23:0] = \{1' b1, A_i n[22:0]\};
    B[23: 0] = {1' b1, B_i n[22: 0]};
a_exp[7: 0] = A_i n[30: 23];
    b_{exp}[7:0] = B_i n[30:23];
   end
end
al ways@(*)
begi n
d_{exp}=(a_{exp}>b_{exp})?a_{exp}-b_{exp}: b_{exp}-a_{exp};
end
al ways@(*)
begin
if (~reset)
   begi n
    B1=24' b0;
    A1=24' b0;
    round=1' b0;
   end
 else if(a_exp>b_exp)
   begi n
    Aĭ = A;
B1 = B >> d_exp;
    round=B>>d_exp;
   end
 else if(a_exp<b_exp)</pre>
   begi n
    A\bar{1} = A \gg d_{exp}
    B1 = B;
    round=A>>d_exp;
   end
 el se
   begi n
    AI = A:
    B1=B;
    round=1' b0;
```

```
end
end
al ways @ (*)
begi n
   if(~reset)
      begi n
          out=25' b0;
      end
   else if((A_in[31]==1'b0 \& B_in[31]==1'b0) | (A_in[31]==1'b1 \& B_in[31]==1'b1))
      begi n
          out=A1+B1;
      end
   else if(((A_in[31]==1'b1 \& B_in[31]==1'b0) | (A_in[31]==1'b0 \& B_in[31]==1'b1)) &
(A1 < B1))
      begi n
          out=B1-A1;
      end
   el se
      begi n
         out=A1-B1;
      end
end
al ways @ (*)
begi n
   if(~reset)
      begi n
          sum=32' b0;
          overflow1=1'b0;
          exxp=8' b0;
      end
   else if(start==1'b0)
      begi n
          sum=32' b0;
          overflow1=1'b0;
      end
   else if(exponent>=255)
      begi n
          sum=32' b0:
          overflow1=1'b1;
   else if((A_in[30:23]==8'b0000000 | B_in[30:23]==8'b0) && (A_in[22:0]==23'b0 |
B_i n[22:0] == 23'b0)
      begi n
          sum=32' b0;
          overflow1=1'b1;
      end
   else if((A_i n[30: 23] == 8' b0000000 | | B_i n[30: 23] == 8' b0) & (A_i n[22: 0]! = 23' b0 | | B_i n[30: 23] == 8' b0) & (A_i n[20: 0]! = 23' b0 | | B_i n[30: 23] == 8' b0) & (A_i n[20: 0]! = 23' b0 | | B_i n[30: 23] == 8' b0) & (A_i n[20: 0]! = 23' b0 | | B_i n[30: 23] == 8' b0) & (A_i n[20: 0]! = 23' b0) & (A_i 
B_i n[22:0]! = 23'b0)
      begi n
          overflow1=1'b1;
          sum=32' h0:
      end
   else if (A_in[30: 23] == 8' b111111111 | B_in[30: 23] == 8' b111111111)
      begi n
          overflow1=1'b1;
          sum=32' b0;
```

else if((A\_in[31]==1'b1 & B\_in[31]==1'b1) && ((A\_in[30:23]>B\_in[30:23]) |

Page 2

```
fp_addi ti on. v
(A_i n[30: 23] == B_i n[30: 23]))
  begi n
  sum[31]=1'b1;
sum[30:23] =exponent[7:0];
   sum[22: 0] = sum1
   exxp=A_i n[30: 23];
  overflow1=overflow;
else if((A_in[31]==1'b1 \& B_in[31]==1'b1) \& (A_in[30:23]<B_in[30:23]))
 begi n
   sum[31]=1'b1;
   sum[30:23] =exponent[7:0];
   sum[22:0]=sum1
   exxp=B in[30: 23];
   overflow1=overflow;
else if((A_in[31]==1'b0 & B_in[31]==1'b0) && ((A_in[30:23]>B_in[30:23])||
(A_i n[30: 23] == B_i n[30: 23]))
   sum[31]=1'b0;
  sum[30:23] =exponent[7:0];
sum[22:0]=sum1;
   exxp=A_i n[30: 23];
  overfl ow1=overfl ow;
 end
else if((A_in[31]==1'b0 \& B_in[31]==1'b0) \& (A_in[30:23]<B_in[30:23]))
 begi n
   sum[31]=1'b0;
   sum[30:23] =exponent[7:0];
   sum[22: 0] = sum1
   exxp=B_i n[30: 23]
   overflow1=overflow;
 end
else if((A_in[31]==1'b1 \& B_in[31]==1'b0) \& (A_in[30:23]>B_in[30:23])||
(A_i n[30:23] == B_i n[30:23])
   sum[31]=1'b1;
   sum[30:23] =exponent[7:0];
   sum[22: 0] = sum1;
   exxp=A in[30:23];
   overflow1=overflow;
 end
else if((A_in[31]==1'b1 \& B_in[31]==1'b0) \& (A_in[30:23]<B_in[30:23]))
 begi n
   sum[31]=1'b0;
   sum[30:23] =exponent[7:0];
   sum[22:0]=sum1
   exxp=B_i n[30: 23];
   overflow1=overflow;
else if((A_in[31]==1'b1 \& B_in[31]==1'b0) \& (A_in[30:23]==B_in[30:23]) \& (A_in[30:23]==B_in[30:23])
(A_i n[22:0] == B_i n[22:0])
 begi n
   sum=32' b0;
   overflow1=overflow;
else_if((A_in[31]==1'b0_&_B_in[31]==1'b1) && (A_in[30:23]>B_in[30:23])||
(A_i n[30:23] == B_i n[30:23])
 begi n
   sum[31]=1'b0;
   sum[30:23] =exponent[7:0];
   sum[22:0]=sum1
   overflow1=overflow;
```

```
fp_addi ti on. v
        exxp=A_i n[30: 23];
      end
   else if((A_in[31]==1'b0 \& B_in[31]==1'b1) \& (A_in[30:23]<B_in[30:23]))
      begi n
        sum[31]=1'b1;
sum[30:23] =exponent[7:0];
         sum[22:0]=sum1
         exxp=B_i n[30: 23];
        overflow1=overflow;
   else if((A_in[31]==1'b0 \& B_in[31]==1'b1) \& (A_in[30:23]==B_in[30:23]) \& (A_in[30:23]==B_in[30:23]) & (A_in[30:23]==B_in[30:23]=B_in[30:23]) & (A_in[30:23]==B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]) & (A_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]) & (A_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in[30:23]=B_in
(A_i n[22: 0] == B_i n[22: 0])
      begi n
         sum=32' b0;
        overfl ow1=overfl ow;
      end
end
al ways @ (*)
begi n
  if(~reset)
      begi n
         fout=25' b0;
        expo=9' b0;
      end
   else if(out[24]==1'b1 && out[0]==1'b1)
         fout={1' b1, out[23: 1]}+1' b1;
         expo=exxp+1' b1;
      end
   else if(out[24]==1'b1 && out[0]==1'b0)
      begi n
         fout={1' b1, out[23: 1]}+1' b0;
        expo=exxp+1' b1;
      end
   else if(out[23]==1'b1 && round==1'b1)
      begi n
        fout={1' b1, out[22: 0]}+1' b1;
         expo=exxp+1' b0;
      end
   else if(out[23]==1'b1 && round==1'b0)
      begi n
        fout={1' b1, out[22: 0]}+1' b0;
        expo=exxp+1' b0;
      end
   else if(out[22]== 1'b1)
      begi n
         fout={1' b1, out[21: 0], 1' b0}+1' b0;
        expo=exxp-1' b1;
      end
   else if(out[21]== 1'b1)
      begi n
         fout={1' b1, out[20: 0], 2' b0}+1' b0;
         expo=exxp-2' b10;
      end
   else if(out[20] == 1'b1)
      begi n
         fout={1' b1, out[19: 0], 3' b0}+1' b0;
         expo=exxp-3;
     end
   else if(out[19] == 1'b1)
      begi n
         fout={1' b1, out [18: 0], 4' b0}+1' b0;
```

```
fp_addi ti on. v
  expo=exxp-4;
 end
else if(out[18] == 1'b1)
 begi n
  fout={1' b1, out[17: 0], 5' b0}+1' b0;
  expo=exxp-5;
 end
else if(out[17]== 1'b1)
 begi n
  fout={1' b1, out[16: 0], 6' b0}+1' b0;
  expo=exxp-6;
 end
else if(out[16]== 1'b1)
 begi n
  fout={1' b1, out[15: 0], 7' b0}+1' b0;
  expo=exxp-7;
 end
else if(out[15]== 1'b1)
 begi n
  fout={1' b1, out [14: 0], 8' b0}+1' b0;
  expo=exxp-8;
 end
else if(out[14] == 1'b1)
 begi n
  fout={1' b1, out[13:0], 9' b0}+1' b0;
  expo=exxp-9;
 end
else if(out[13]== 1'b1)
 begi n
  fout={1' b1, out[12: 0], 10' b0}+1' b0;
  expo=exxp-10;
 end
else if(out[12]== 1'b1)
 begi n
  fout={1' b1, out[11: 0], 11' b0}+1' b0;
  expo=exxp-11;
 end
else if(out[1] == 1'b1)
 begi n
  fout={1' b1, out[10: 0], 12' b0}+1' b0;
  expo=exxp-12;
 end
else if(out[10] == 1'b1)
 begi n
  fout={1' b1, out [9: 0], 13' b0}+1' b0;
  expo=exxp-13;
 end
else if(out[9]== 1'b1)
 begi n
  fout={1' b1, out[8: 0], 14' b0}+1' b0;
  expo=exxp-14;
 end
else if(out[8] == 1'b1)
  fout={1' b1, out[7: 0], 15' b0}+1' b0;
  expo=exxp-15;
 end
else if(out[7]== 1'b1)
 begi n
```

fout={1' b1, out[6: 0], 16' b0}+1' b0;

expo=exxp-16;

else if(out[6] == 1'b1)

end

Page 5

```
fp_addi ti on. v
```

```
exponent=expo[7:0];
  overflow=1'b0;
  end
end
endmodule
```



```
fpal u_veri fi cati on. v
`include "multiplication_rounding_verification.v"
`include "addition_verification.v
module fpalu_verification(A, B, start, cl k, reset, control, result, overflow); input [31:0]A, B; input start, control, reset, cl k;
output [31:0] result;
output overflow;
reg [31:0]result;
reg overflow; reg start1, start2;
wire [31:0] result1, result2;
wire overflow1, overflow2;
reg [1:0]cs, ns;
parameter s0=2' b00, s1=2' b01, s2=2' b10;
always @ (posedge clk or negedge reset)
begi n
 if (~reset)
  begi n
   cs<=s0;
  end
 else if(start==1)
  cs<=ns;
end
al ways @ (*)
begi n
 case (cs)
  s0: begin
        if( control ==1' b1)
         ns=s1;
        else if(control ==1'b0)
         ns=s2;
        el se
         ns=s0;
       end
  s1: begin
       if(control ==1' b0)
        ns=s2;
       el se
        ns=s1;
      end
  s2: begi n
       if(control ==1' b1)
        ns=s1;
       el se
        ns=s2;
      end
 endcase
end
al ways @ (*)
begi n
 case(cs)
  s0: begi n
       if (reset==0)
        begi n
         start1=1' b0;
         start2=1' b0;
         resul t=32' b0;
```

```
fpal u_veri fi cati on. v
      overflow=1'b0;
     end
    else if(start==1'b1 && control==1'b1)
     begi n
      start1=1' b1;
      start2=1' b0;
      resul t=resul t1;
      overflow=overflow1;
     end
    else if(start==1'b1 && control==1'b0)
     begi n
      start2=1' b1;
start1=1' b0;
      resul t=resul t2;
      overflow=overflow2;
     end
    el se
     begi n
      start1=1' b0;
      start2=1' b0;
      resul t=32' b0;
      overfl ow=1' b0;
     end
   end
s1: begin
    if(start==1'b1 && control ==1'b1)
     begi n
      start1=1' b1;
      start2=1' b0;
      resul t=resul t1;
      overflow=overflow1;
     end
    else if(start==1'b1 && control==1'b0)
     begi n
      start2=1' b1;
      start1=1' b0;
      resul t=resul t2;
      overflow=overflow2;
     end
    el se
     begi n
      start1=1' b0;
      start2=1' b0;
      resul t=32' b0:
      overflow=1'b0;
     end
   end
s2: begin
    if(start==1'b1 && control ==1'b1)
     begi n
      start1=1' b1;
      start2=1' b0;
      resul t=resul t1;
      overflow=overflow1;
     end
    else if(start==1'b1 && control==1'b0)
     begi n
      start2=1' b1;
      start1=1' b0;
      resul t=resul t2;
      overflow=overflow2;
     end
```

```
fpal u_veri fi cation. v

el se
    begin
    start1=1'b0;
    start2=1'b0;
    resul t=32'b0;
    overfl ow=1'b0;
    end
    endcase
end

mul tiplication_rounding_veri fication uut1(A, B, clk, reset, start1, resul t1, overfl ow1);
addition_veri fication uut(A, B, reset, start2, resul t2, overfl ow2);
endmodul e
```

```
mul ti pli cati on_roundi ng_veri fi cati on. v
`include "multiplication_verification.v"
module multiplication_rounding_verification(a, b, clk, reset, start, product, overflow);
input [31:0]a,b;
input clk, reset, start;
output [31:0]product;
output overflow;
reg overflow;
wire [7:0]bi asedexpo;
reg [31:0]product;
reg [23: 0]m, n;
wire [47: 0]p;
wire expo, carry;
reg carry1;
wire [24:0]out;
assign {carry, bi asedexpo}=(a[30: 23]+b[30: 23]-8' b01111111);
al ways @ (*)
begi n
 if(reset==0)
  begi n
   m=24' h0;
   n=24' h0;
  end
 el se
  begi n
   m = \{1' b1, a[22:0]\};
   n={1' b1, b[22: 0]};
  end
end
multiplication_verification t1(m, n, reset, clk, p, start, out, expo);
al ways @ (*)
begi n
 if(reset==0)
  begi n
   overfl ow=1' b0;
   product=32' b0;
  end
 else if((a[30:23]==8' b0000000 | b[30:23]==8' b0) && (a[22:0]==23' b0 |
b[22:0] = 23^{b0}
  begi n
   product={(a[31]^b[31]), 31' b0};
   overflow=1'b0;
 else if((a[30: 23] == 8' b00000000 || b[30: 23] == 8' b0) && (a[22: 0]! = 23' b0 ||
b[22: 0]! = 23 b0))
  begi n
   overflow=1'b1;
   product=32' h0;
  end
 else if (a[30: 23]==8' b11111111 | b[30: 23]==8' b11111111 |
{carry, bi asedexpo}>=8' d255)
  begi n
   overflow=1'b1;
   product=32' b0;
 else if( expo == 1'b1 && out[24]==1'b1)
  begi n
   overfl ow=1' b0:
   \{carry1, product[30: 23]\} = (a[30: 23] + b[30: 23] - 8' b01111111) + 2' b10;
   product[31]=a[31]^b[31];
                                             Page 1
```

```
mul tiplication_rounding_verification.v
    product[22: 0] = out[23: 1];
  end
 else if( expo == 1'b1 && out[24]!=1'b1)
  begi n
    overfl ow=1' b0;
    {carry1, product[30: 23]}=(a[30: 23]+b[30: 23]-8' b01111111)+1' b1; product[31]=a[31]^b[31]; product[22: 0]=out[22: 0];
  end
 else if(expo==1'b0 && out[24]==1'b1)
  begi n
    overflow=1' b0;
    {carry1, product[30: 23]}=(a[30: 23]+b[30: 23]-8' b01111111)+1' b1; product[31]=a[31]^b[31]; product[22: 0]=out[23: 1];
  end
 el se
  begi n
    overflow=1'b0;
    {carry1, product[30: 23]}=(a[30: 23]+b[30: 23]-8' b01111111)+1' b0; product[31]=a[31]^b[31]; product[22: 0]=out[22: 0];
  end
end
endmodul e
```

```
mul tiplication_verification.v
module multiplication_verification(a, b, reset, clk, p, start, out, expo);
input [23:0]a,b;
input reset, clk, start;
output [47: 0]p;
reg [47: 0]p;
output [24: 0]out;
output expo;
reg [24:0]out;
reg expo;
wire load, shift;
always @ (posedge clk or negedge reset)
begi n
 if(~reset)
  begi n
   p < = 48' b0;
  end
 el se
  begi n
   p \le a * b;
  end
end
al ways @ (*)
begi n
 if(~reset)
begi n
out=25' b0;
expo=1' b0;
end
else if(p[47]==0 \&\& p[22]==1)
  begi n
   {out[24], out[23:0]}={1'b1, p[45:23]}+1'b1;
   expo=1' b0;
  end
 else if(p[47] == 0 \&\& p[22] == 0)
  begi n
   {out[24], out[23:0]}={1'b1, p[45:23]}+1'b0;
   expo=1' b0;
  end
 else if(p[47]==1 \&\& p[22]==0)
  begi n
   {out[24], out[23: 0]}={1' b1, p[46: 24]}+1' b0;
   expo=1' b1;
  end
 else if(p[47]==1 \& p[22]==1)
  begi n
   {out[24], out[23:0]}={1'b1, p[46:24]}+1'b1;
   expo=1' b1;
  end
end
endmodul e
```

# FLOATING POINT ALU ADDITION VERIFICATION

```
addi ti on_veri fi cati on. v
module addition_verification(input [31:0]A_in, B_in, input reset, start, output reg
[31:0]sum, output reg overflow1);
reg [23:0]A, B, A1, B1;
reg overflow;
reg [7:0]expa, expb;
reg [7:0]d_exp, a_exp, b_exp;
reg [8:0]expo;
reg [24:0]out;
reg [24:0]fout;
reg [22:0]sum1;
reg round;
reg [7:0]exxp;
reg [8:0]exponent;
integer i, q, m, n;
al ways@(*)
begi n
 if(~reset)
  begi n
    A[23: 0] = 23' b0;
    B[23: 0]=23' b0;
a_exp[7: 0]=8' b0;
b_exp[7: 0]=8' b0;
   end
 else if(start==1)
   begi n
    A[23:0] = \{1' b1, A_i n[22:0]\};
    B[23:0]={1'b1, B_i n[22:0]};
    a = \exp[7:0] = A_i n[30:23];
    b_{exp}[7:0] = B_i n[30:23];
   end
end
al ways@(*)
begi n
 d_exp=(a_exp>b_exp)?a_exp-b_exp: b_exp-a_exp;
end
al ways@(*)
begin
if (~reset)
  beĝi n
    B1=24' b0;
    A1=24' b0;
    round=1' b0;
   end
 else if(a_exp>b_exp)
   begi n
    A1 = A;
    B1 = B' >> d_{exp};
    round=B>>d_exp;
   end
 else if(a_exp<b_exp)</pre>
   begi n
    A\bar{1} = A \gg d_{exp}
    B1 = B;
    round=A>>d_exp;
   end
 el se
  begi n
    AI = A:
    B1=B;
    round=1' b0;
```

```
end
end
al ways @ (*)
begi n
 if(~reset)
  begi n
   out=25' b0;
 else if((A_in[31]==1'b0 \& B_in[31]==1'b0) | (A_in[31]==1'b1 \& B_in[31]==1'b1))
  begi n
   out=A1+B1:
 else if(((A_in[31]==1'b1 \& B_in[31]==1'b0) | (A_in[31]==1'b0 \& B_in[31]==1'b1)) &
(A1 < B1))
  begi n
   out=B1-A1;
  end
 el se
  begi n
   out=A1-B1;
  end
end
always @ (*)
begi n
 if(~reset | start==0)
  begi n
   sum=32' b0;
   overflow1=1'b0;
  end
 else if((A_in[30: 23]==8' b0000000 | B_in[30: 23]==8' b0) && (A_in[22: 0]==23' b0 | 8_in[22: 0]==23' b0) | (A_in[30: 23]==8' b0000000 || B_in[30: 23]==8' b0) &&
B_i n[22: 0] = 23' b0
(A_i n[22: 0]! =23' b0 | B_i n[22: 0]! =23' b0) || (exponent>=255) || (A_i n[30: 23] ==8' b111111111 | B_i n[30: 23] ==8' b11111111))
  begi n
   overflow1=1'b1;
   sum=32' b0;
  end
 else if((A_in[31]==1'b1 \& B_in[31]==1'b1) \& ((A_in[30:23]>B_in[30:23]) |
(A_i n[30: 23] == B_i n[30: 23]))
  begi n
   sum[31]=1'b1;
   sum[30:23] =exponent[7:0];
   sum[22:0]=sum1
   exxp=A_i n[30: 23];
   overflow1=overflow;
  end
 else if((A_in[31]==1'b1 \& B_in[31]==1'b1) \& (A_in[30:23]<B_in[30:23]))
  begi n
   sum[31]=1'b1;
   sum[30:23] =exponent[7:0];
   sum[22: 0] = sum1
   exxp=B_i n[30: 23];
   overflow1=overflow;
 else if((A_in[31]==1'b0 & B_in[31]==1'b0) && ((A_in[30:23]>B_in[30:23])||
(A_i n[30:23] == B_i n[30:23]))
  begi n
   sum[31]=1'b0;
```

```
addi ti on_veri fi cati on. v
   sum[30: 23] =exponent[7: 0];
   sum[22: 0]=sum1;
   exxp=A_i n[30: 23];
   overflow1=overflow;
  end
 else if((A_in[31]==1'b0 & B_in[31]==1'b0) && (A_in[30:23]<B_in[30:23]))
  begi n
   sum[31]=1' b0;
   sum[30: 23] =exponent[7: 0];
   sum[22: 0] = sum1;
   exxp=B_i n[30: 23];
   overflow1=overflow;
else if((A_in[31]==1' b1 & B_in[31]==1' b0) && (A_in[30: 23]>B_in[30: 23])|| (A_in[30: 23]==B_in[30: 23]))
  begi n
   sum[31]=1'b1;
   sum[30: 23] = exponent[7: 0];
   sum[22: 0]=sum1;
   exxp=A_i n[30: 23];
   overflow1=overflow;
  end
 else if((A_in[31]==1'b1 \& B_in[31]==1'b0) \& (A_in[30:23]<B_in[30:23]))
  begi n
   sum[31]=1'b0;
   sum[30:23] =exponent[7:0];
   sum[22:0]=sum1;
   exxp=B_i n[30:23];
   overflow1=overflow;
 else if((A_in[31]==1'b1 \& B_in[31]==1'b0) \& (A_in[30:23]==B_in[30:23]) \& (A_in[30:23]==B_in[30:23])
(A_i n[22:0] == B_i n[22:0])
  begi n
   sum=32' b0:
   overflow1=overflow;
else if((A_in[31]==1'b0 & B_in[31]==1'b1) && (A_in[30:23]>B_in[30:23])|| (A_in[30:23]==B_in[30:23]))
  begi n
   sum[31]=1'b0;
   sum[30:23] =exponent[7:0];
   sum[22: 0]=sum1;
   overflow1=overflow;
   exxp=A_i n[30: 23];
 else if((A_in[31]==1'b0 \& B_in[31]==1'b1) \&\& (A_in[30:23]<B_in[30:23]))
  begi n
   sum[31]=1' b1;
sum[30: 23] =exponent[7: 0];
   sum[22:0]=sum1;
   exxp=B_i n[30: 23];
   overflow1=overflow;
 else if((A_in[31]==1'b0 \& B_in[31]==1'b1) \&\& (A_in[30:23]==B_in[30:23]) \&\&
(A_i n[22: 0] == B_i n[22: 0])
  begi n
   sum=32' b0;
   overflow1=overflow;
  end
end
al ways @ (*)
begi n
```

```
addi ti on_veri fi cati on. v
 for(i=22; i>=0 ; i=i-1)
  if (out[i]==1)
   begi n
    q=1;
    m=q;
   end
  el se
   n=1;
end
al ways @ (*)
begin
 if(~reset)
  begi n
   fout=25' b0;
   expo=9' b0;
  end
 else if(out[24]==1'b1 && out[0]==1'b1)
   fout={1' b1, out[23: 1]}+1' b1;
   expo=exxp+1' b1;
  end
 else if(out[24]==1'b1 && out[0]==1'b0)
  begi n
   fout={1' b1, out[23: 1]}+1' b0;
   expo=exxp+1' b1;
  end
 else if(out[23]==1'b1 && round==1'b1)
  begi n
   fout={1' b1, out[22: 0]}+1' b1;
   expo=exxp+1' b0;
  end
 else if(out[23]==1'b1 && round==1'b0)
  begi n
   fout={1' b1, out[22: 0]}+1' b0;
   expo=exxp+1' b0;
  end
 else if(n==1)
  begi n
   fout=25' b0;
   expo=exxp-23;
  end
 el se
  begi n
   fout = \{1' b1, out >> m\};
   expo=exxp+1' b0;
  end
end
always @ (*)
begi n
if(~reset)
  begi n
   sum1=23' b0;
   overflow=1'b0;
  end
 else if(expo >= 255)
  begi n
   overfl ow=1' b1;
   sum1=23' b0;
  end
 else if(fout[24]==1)
  begi n
```

# addi ti on\_veri fi cati on. v

```
sum1=fout[23:1];
exponent=expo+1'b1;
overflow=1'b0;
end
else if(fout[23]==1)
begin
   sum1=fout[22:0];
   exponent=expo[7:0];
   overflow=1'b0;
end
else
   begin
   sum1=fout[22:0];
   exponent=expo[7:0];
   overflow=1'b0;
end
end
```



# **NOTE:**

My DUT output for first input comes after 27 cycles but for the code used in the automated test bench generates output in one cycle. So while checking the output results, we should compare the outputs of DUT and verification accordingly for the multiplication.

fpalu log. v

Chronologic VCS simulator copyright 1991-2014

Contains Synopsys proprietary information.

Compiler version I-2014.03-2; Runtime version I-2014.03-2; May 4 14: 27 2016 VCD+ Writer I-2014.03-2 Copyright (c) 1991-2014 by Synopsys Inc.

Warning-[STASKW\_RMIEAFL] Illegal entry

fpalu\_fixture.v, 37

Illegal entry found at file filea.txt line 401 while executing \$readmem.

Please ensure that the file has proper entries.

Warning-[STASKW\_RMIEAFL] IIIegal entry

fpalu\_fixture.v, 38
Illegal entry found at file fileb.txt line 401 while executing \$readmem.

Please ensure that the file has proper entries.

Oclk=0 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 pass=0 fail=0 10clk=1 A=000000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 pass=0 fail=0 20clk=0 A=000000000 B=00000000 control=1 result=00000000 overflow=0 0 testoverflow=0 pass=0 fail=0 30clk=1 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 testresul t=00000000 testoverflow=0 pass=0 fail=0 40clk=0 A=00000000 B=00000000 control=1 result=00000000 overflow=0 0 testoverflow=0 pass=0 fail=0 50clk=1 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 0 testoverflow=0 pass=0 fail=0 60clk=0 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 00 testoverflow=0 pass=0 fail=0 80clk=0 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 0 testoverflow=0 pass=0 fail=0 90clk=1 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 testresul t=00000000 testoverflow=0 pass=0 fail=0 100clk=0 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 pass=0 fail=0 110clk=1 A=00000000 B=00000000 control=1 result=00000000 overflow=0 00 testoverflow=0 pass=0 fail=0 120clk=0 A=00000000 B=00000000 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 testresult=00000000 testoverflow=0 pass=0 fail=0 130clk=1 A=00000000 B=00000000 control=1 result=00000000 overflow=0 00 testoverflow=0 pass=0 fail=0 140clk=0 A=12153524 B=c0895e81 control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=0 testresul t=93000000 testoverflow=0 pass=0 fail=0 150clk=1 A=12153524 B=c0895e81 control=1 resul t=00000000 overflow=0 testresul t=00000000 testoverflow=1 00 testoverflow=1 pass=0 fail=0 170clk=1 A=0484d609 B=31f05663 control=1 result=00000000 overflow=0 00 testoverflow=1 pass=0 fail=0 180clk=0 A=06b97b0d B=46df998d control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=1 testresul t=0df96af7 testoverflow=0 pass=0 fail=0 190clk=1 A=06b97b0d B=46df998d control=1 result=00000000 overflow=0 testresul t=0e220171 testoverflow=0 pass=0 fail=0 200clk=0 A=32c28465 B=8ff0cd1f control=1 resul t=00000000 overflow=0 testresul t=83220171 testoverflow=0 pass=0 fail=0 210cl k=1 A=32c28465 B=8ff0cd1f control=1 resul t=00000000 overflow=0 testresult=8336f7fb testoverflow=0 pass=0 fail=0 220clk=0 A=10e4b020 B=86d7cd0d control=1 result=00000000 overflow=0 000 testoverflow=1 pass=0 fail=0 230clk=1 A=10e4b020 B=86d7cd0d control=1 result=00000000 overflow=0 testresul t=00000000 testoverflow=1

```
fpal u_l og. v
testresul t=00000000 testoverflow=1
                                      pass=0 fail=0
                  240clk=0 A=bb23f176 B=2f727d5d control=1 result=00000000 overflow=0
testresul t=ab40c717 testoverflow=0
                                      pass=0 fail=0
                  250clk=1 A=bb23f176 B=2f727d5d control=1 result=00000000 overflow=0
testresul t=ab1b4a8a testoverflow=0 pass=0 fail=0
                  260clk=0 A=a646d54a B=462df78c control=1 result=00000000 overflow=0
testresul t=ad1b4a8a testoverflow=0
                                     pass=0 fail=0
                  67 testoverflow=0 pass=0 fail=0
280clk=0 A=007de9f9 B=e33724c6 control=1 result=00000000 overflow=0
testresul t=ad071e67 testoverflow=0
                  00 testoverflow=1 pass=0 fail=0
290clk=1 A=007de9f9 B=e33724c6 control=1 result=00000000 overflow=0
testresul t=00000000 testoverflow=1
                  00 testoverflow=1 pass=0 fail=0
300clk=0 A=807784c5 B=d513d2aa control=1 result=00000000 overflow=0
testresult=00000000 testoverflow=1
testresul t=00000000 testoverflow=1
                  00 testoverflow=1 pass=0 fail=0
310clk=1 A=807784c5 B=d513d2aa control=1 result=00000000 overflow=0
                                      pass=0 fail=0
testresul t=00000000 testoverflow=1
                  320clk=0 A=72aff7e5 B=bbd27277 control=1 result=00000000 overflow=0
                  ed testoverflow=0 pass=0 fail=0
330clk=1 A=72aff7e5 B=bbd27277 control=1 result=00000000 overflow=0
testresul t=ef0eeced testoverflow=0
testresul t=ef10a808 testoverflow=0 pass=0 fail=0 340clk=0 A=ffb2d612 B=47ecdb8f control=1 resul t=00000000 overflow=0
testresul t=00000000 testoverflow=1
                                      pass=0 fail=0
                  pass=0 fail=0
testresul t=00000000 testoverflow=1
                  360clk=0 A=7f3069f2 B=e77696ce control=1 result=00000000 overflow=0
testresult=00000000 testoverflow=1 pass=0 fail=0
                  370clk=1 A=7f3069f2 B=e77696ce control=1 result=00000000 overflow=0
                  00 testoverflow=1 pass=0 fail=0
380clk=0 A=e33724c6 B=e2ca4ec5 control=1 result=00000000 overflow=0
testresul t=00000000 testoverflow=1
                                      pass=0 fail=0
testresul t=00000000 testoverflow=1
                  390clk=1 A=e33724c6 B=e2ca4ec5 control=1 result=00000000 overflow=0
                  00 testoverflow=1 pass=0 fail=0
400clk=0 A=e2ca4ec5 B=76295bec control=1 result=00000000 overflow=0
testresul t=00000000 testoverflow=1
                  00 testoverflow=1 pass=0 fail=0
410clk=1 A=e2ca4ec5 B=76295bec control=1 result=00000000 overflow=0
testresul t=00000000 testoverflow=1
testresul t=00000000 testoverflow=1
                                      pass=0 fail=0
                  420clk=0 A=d513d2aa B=11fe0523 control=1 result=00000000 overflow=0
testresul t=a785d6a4 testoverflow=0
                                     pass=0 fail=0
                  430clk=1 A=d513d2aa B=11fe0523 control=1 result=00000000 overflow=0
                                      pass=0 fail=0
testresul t=a792adfc testoverflow=0
                  440clk=0 A=72aff7e5 B=520eefa4 control=1 result=00000000 overflow=0
                                      pass=0 fail=0
testresul t=00000000 testoverflow=1
                  testresul t=00000000 testoverflow=1
                  00 testoverflow=1 pass=0 fail=0
460clk=0 A=bbd27277 B=64e165c9 control=1 result=00000000 overflow=0
testresul t=e0c48074 testoverflow=0 pass=0 fail=0
470clk=1 A=bbd27277 B=64e165c9 control=1 resul t=00000000 overflow=0
testresul t=e1394a47 testoverflow=0
                  47 testoverflow=0 pass=0 fail=0
480clk=0 A=8932d612 B=9ca70439 control=1 result=00000000 overflow=0
testresul t=00000000 testoverflow=1
                  00 testoverflow=1 pass=0 fail=0
490clk=1 A=8932d612 B=9ca70439 control=1 result=00000000 overflow=0
                  00 testoverflow=1 pass=0 fail=0
500clk=0 A=47ecdb8f B=ef8372df control=1 result=00000000 overflow=0
testresul t=00000000 testoverflow=1
                  32 testoverflow=0 pass=0 fail=0
510clk=1 A=47ecdb8f B=ef8372df control=1 result=00000000 overflow=0
testresul t=f7e95932 testoverflow=0
testresul t=00000000 testoverflow=1 pass=0 fail=0
                  530clk=1 A=793069f2 B=ea5814d4 control=1 result=00000000 overflow=0
testresult=00000000 testoverflow=1 pass=0 fail=0
                  540clk=0 A=e77696ce B=33836567 control=1 result=00000000 overflow=0
testresult=db94e7be testoverflow=0 pass=0 fail=0
```

```
fpal u_l og. v
                testresul t=db7d21b0 testoverflow=0
                                 pass=0 fail=0
                560clk=0 A=f4007ae8 B=4ea0419d control=1 result=00000000 overflow=0
                                 pass=0 fail=0
testresul t=00000000 testoverflow=1
                testresul t=00000000 testoverflow=1
                                 pass=1 fail=0
                580clk=0 A=e2ca4ec5 B=583125b0 control=1 result=00000000 overflow=0
testresul t=fb20db7e testoverflow=0
                                 pass=1 fail=0
                testresul t=fb8bfe3e testoverflow=0
                                 pass=1 fail=0
                600clk=0 A=2e58495c B=41103982 control=1 result=00000000 overflow=0
testresul t=300bfe3e testoverflow=0 pass=1 fail=0
610clk=1 A=2e58495c B=41103982 control=1 resul t=00000000 overflow=0
testresul t=2ff3b3b4 testoverflow=0
                b4 testoverflow=0 pass=1 fail=0
620clk=0 A=de8e28bd B=24d2bf49 control=1 result=00000000 overflow=0
                                 pass=1 fail=0
testresul t=c3f3b3b4 testoverflow=0
                630clk=1 A=de8e28bd B=24d2bf49 control=1 result=00000000 overflow=0
testresul t=c3ea0f48 testoverflow=0
                                 pass=1 fail=0
                640clk=0 A=96ab582d B=ecb91ad9 control=1 result=00000000 overflow=0
                                 pass=1 fail=0
testresul t=43ea0f48 testoverflow=0
                650clk=1 A=96ab582d B=ecb91ad9 control=1 result=00000000 overflow=0
                                 pass=1 fail=0
testresul t=43f7c961 testoverflow=0
                660clk=0 A=b2a72665 B=1000b720 control=1 result=00000000 overflow=0
testresul t=8377c961 testoverflow=0
                                 pass=1 fail=0
                testresul t=83281588 testoverflow=0
                                 pass=1 fail=0
                680clk=0 A=b1ef6263 B=8e054c1c control=1 result=9320210a overflow=0
                88 testoverflow=0 pass=1 fail=0
690clk=1 A=b1ef6263 B=8e054c1c control=1 result=00000000 overflow=1
testresul t=00281588 testoverflow=0
testresult=00794a92 testoverflow=0 pass=1 fail=0
                700clk=0 A=0573870a B=49b16f93 control=1 result=00000000 overflow=1
                                 pass=1 fail=0
testresul t=0f794a92 testoverflow=0
                pass=1 fail=0
testresul t=0fa8ca82 testoverflow=0
                720clk=0 A=c03b2280 B=71b461e3 control=1 result=0e220171 overflow=0
testresul t=f2a8ca82 testoverflow=0
                                 pass=1 fail=0
                730clk=1 A=c03b2280 B=71b461e3 control=1 result=8336f7fb overflow=0
                                 pass=1 fail=0
testresul t=f283dbd0 testoverflow=0
                740clk=0 A=10642120 B=954b822a control=1 result=8336f7fb overflow=0
testresul t=00000000 testoverflow=1
                                 pass=1 fail=0
                750clk=1 A=10642120 B=954b822a control=1 result=00000000 overflow=1
testresult=00000000 testoverflow=1 pass=1 fail=0
                760clk=0 A=557845aa B=e471f8c8 control=1 result=00000000 overflow=1
testresul t=fa355a42 testoverflow=0 pass=1 fail=0
                testresul t=fa6aaadb testoverflow=0 pass=1 fail=0
780clk=0 A=bb23f176 B=aed72e5d control=1 resul t=ab1b4a8a overflow=0
testresult=2a89cd7b testoverflow=0 pass=1 fail=0
                800cl k=0 A=a646d54a B=1d3f9d3a control =1 resul t=ad071e67 overflow=0
testresult=8409cd7b testoverflow=0 pass=1 fail=0
                810clk=1 A=a646d54a B=1d3f9d3a control=1 result=00000000 overflow=1
                40 testoverflow=0 pass=1 fail=0
820clk=0 A=cb203e96 B=4226a984 control=1 result=00000000 overflow=1
testresul t=8414d340 testoverflow=0
testresult=ce14d340 testoverflow=0 pass=1 fail=0
                830cl k=1 A=cb203e96 B=4226a984 control =1 resul t=00000000 overflow=1
                62 testoverflow=0 pass=1 fail=0
840clk=0 A=8983b813 B=95a9a82b control=1 result=00000000 overflow=1
testresul t=cdd0a562 testoverflow=0
                                 pass=1 fail=0
testresul t=00000000 testoverflow=1
                850cl k=1 A=8983b813 B=95a9a82b control=1 result=ef10a808 overflow=0
                000 testoverflow=1 pass=1 fail=0
860clk=0 A=86bc380d B=1c8d7f39 control=1 result=ef10a808 overflow=0
testresul t=00000000 testoverflow=1
                                    Page 3
```

```
fpal u_l og. v
testresul t=00000000 testoverflow=1
                                     pass=1 fail=0
                  870clk=1 A=86bc380d B=1c8d7f39 control=1 result=00000000 overflow=1
                 000 testoverflow=1 pass=1 fail=0
880clk=0 A=a9a7d653 B=897f1c12 control=1 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
testresul t=00000000 testoverflow=1
                                     pass=1 fail=0
                 890cl k=1 A=a9a7d653 B=897f1c12 control =1 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                                     pass=1 fail=0
                  900clk=0 A=359fdd6b B=a97f0052 control=1 result=00000000 overflow=1
                                     pass=1 fail=0
testresul t=9fa740e4 testoverflow=0
                  910clk=1 A=359fdd6b B=a97f0052 control=1 result=00000000 overflow=1
                  c1 testoverflow=0 pass=1 fail=0
920clk=0 A=eaa62ad5 B=2c848959 control=1 result=00000000 overflow=1
testresul t=9f9f3dc1 testoverflow=0
                  c1 testoverflow=0 pass=1 fail=0
930clk=1 A=eaa62ad5 B=2c848959 control=1 result=00000000 overflow=1
testresul t=d81f3dc1 testoverflow=0
testresul t=d7ac0e79 testoverflow=0
                 e79 testoverflow=0 pass=1 fail=0
940clk=0 A=81174a02 B=e82b96d0 control=1 result=00000000 overflow=1
                                     pass=1 fail=0
testresul t=29ac0e79 testoverflow=0
                  testresul t=29cacf1f testoverflow=0
                                     pass=1 fail=0
                  testresult=4ecacf1f testoverflow=0 pass=1 fail=0
                  testresul t=4f365f53 testoverflow=0
                                     pass=1 fail=0
                  testresul t=1b365f53 testoverflow=0 pass=1 fail=0
                  990clk=1 A=0effe91d B=4bf52997 control=1 result=e1394a47 overflow=0
testresult=1b7513ac testoverflow=0 pass=1 fail=0
                 1000clk=0 A=e7c572cf B=6d8b87db control=1 result=e1394a47 overflow=0
                 000 testoverflow=1 pass=1 fail=0
1010clk=1 A=e7c572cf B=6d8b87db control=1 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
c3e testoverflow=0 pass=1 fail=0
1030clk=1 A=11844923 B=535277a6 control=1 result=f7f33d45 overflow=0
testresul t=25573c3e testoverflow=0
testresul t=255983a5 testoverflow=0 pass=1 fail=0
1040clk=0 A=00000000 B=00000000 control=0 resul t=00000000 overflow=1
testresul t=00000000 testoverflow=1
                0000 testoverflow=1 pass=1 fail=0
1050clk=1 A=00000000 B=00000000 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                                     pass=1 fail=0
                 1060clk=0 A=00000000 B=00000000 control=0 result=00000000 overflow=1
                                     pass=1 fail=0
testresul t=00000000 testoverflow=1
                 1070clk=1 A=00000000 B=00000000 control=0 result=00000000 overflow=1
                                     pass=1 fail=0
testresul t=00000000 testoverflow=1
                 1080clk=0 A=00000000 B=00000000 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                 000 testoverflow=1 pass=1 fail=0
1090clk=1 A=00000000 B=00000000 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                 000 testoverflow=1 pass=1 fail=0
1100clk=0 A=00000000 B=c0895e81 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                 000 testoverflow=1 pass=1 fail=0
1110clk=1 A=00000000 B=c0895e81 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                                     pass=1 fail=0
                 1120cl k=0 A=12153524 B=31f05663 control=0 result=31f05663 overflow=0
                 663 testoverflow=0 pass=1 fail=0
1130clk=1 A=12153524 B=31f05663 control=0 result=31f05663 overflow=0
testresul t=31f05663 testoverflow=0
                 663 testoverflow=0 pass=1 fail=0
1140clk=0 A=0484d609 B=46df998d control=0 result=46df998d overflow=0
testresul t=31f05663 testoverflow=0
                 98d testoverflow=0 pass=1 fail=0
1150clk=1 A=0484d609 B=46df998d control=0 result=46df998d overflow=0
testresul t=46df998d testoverflow=0
testresul t=46df998d testoverflow=0
                                     pass=1 fail=0
                 1160clk=0 A=06b97b0d B=8ff0cd1f control=0 result=8ff0ccf1 overflow=0
                                     pass=1 fail=0
testresul t=8ff0ccf1 testoverflow=0
                 1170clk=1 A=06b97b0d B=8ff0cd1f control=0 result=8ff0ccf1 overflow=0
testresult=8ff0ccf1 testoverflow=0 pass=1 fail=0
```

```
fpalu log. v
                1180clk=0 A=32c28465 B=86d7cdOd control=0 result=32c28465 overflow=0
testresul t=32c28465 testoverflow=0
                                    pass=1 fail=0
                1190clk=1 A=32c28465 B=86d7cd0d control=0 result=32c28465 overflow=0
testresul t=32c28465 testoverflow=0
                                    pass=1 fail=0
                1200clk=0 A=10e4b020 B=2f727d5d control=0 result=2f727d5d overflow=0
testresul t=2f727d5d testoverflow=0
                                    pass=1 fail=0
                1210clk=1 A=10e4b020 B=2f727d5d control=0 result=2f727d5d overflow=0
testresult=2f727d5d testoverflow=0 pass=1 fail=0
                1220clk=0 A=bb23f176 B=462df78c control=0 result=462df78a overflow=0
4c6 testoverflow=0 pass=1 fail=0
1260clk=0 A=007de9f9 B=d513d2aa control=0 result=00000000 overflow=1
testresul t=e33724c6 testoverflow=0
                000 testoverflow=1 pass=1 fail=0
1270clk=1 A=007de9f9 B=d513d2aa control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                0000 testoverflow=1 pass=1 fail=0
1280clk=0 A=807784c5 B=bbd27277 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                000 testoverflow=1 pass=1 fail=0
1290clk=1 A=807784c5 B=bbd27277 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
testresul t=00000000 testoverflow=1
                                    pass=1 fail=0
                1300cl k=0 A=72aff7e5 B=47ecdb8f control=0 resul t=72aff7e5 overflow=0
                7e5 testoverflow=0 pass=1 fail=0
1310clk=1 A=72aff7e5 B=47ecdb8f control=0 result=72aff7e5 overflow=0
testresul t=72aff7e5 testoverflow=0
testresul t=72aff7e5 testoverflow=0
                7e5 testoverflow=0 pass=1 fail=0
1320clk=0 A=ffb2d612 B=e77696ce control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                000 testoverflow=1 pass=1 fail=0
1330clk=1 A=ffb2d612 B=e77696ce control=0 result=00000000 overflow=1
                000 testoverflow=1 pass=1 fail=0
1340clk=0 A=7f3069f2 B=e2ca4ec5 control=0 result=7f3069f2 overflow=0
testresul t=00000000 testoverflow=1
testresul t=7f3069f2 testoverflow=0 pass=1 fail=0
1350clk=1 A=7f3069f2 B=e2ca4ec5 control=0 resul t=7f3069f2 overflow=0
testresult=7f3069f2 testoverflow=0 pass=1 fail=0
                1360cl k=0 A=e33724c6 B=76295bec control=0 resul t=76295bec overflow=0
testresul t=76295bec testoverflow=0
                                    pass=1 fail=0
                1370clk=1 A=e33724c6 B=76295bec control=0 result=76295bec overflow=0
testresul t=76295bec testoverflow=0
                                    pass=1 fail=0
                1380cl k=0 A=e2ca4ec5 B=11fe0523 control=0 resul t=e2ca4ec5 overflow=0
testresul t=e2ca4ec5 testoverflow=0
                                    pass=1 fail=0
                1390cl k=1 A=e2ca4ec5 B=11fe0523 control=0 resul t=e2ca4ec5 overflow=0
testresult=e2ca4ec5 testoverflow=0 pass=1 fail=0
                1400cl k=0 A=d513d2aa B=520eefa4 control =0 resul t=d51196ec overflow=0
testresul t=d51196ec testoverflow=0 pass=1 fail=0
                1410cl k=1 A=d513d2aa B=520eefa4 control=0 resul t=d51196ec overflow=0
testresul t=72aff7e5 testoverflow=0
                7e5 testoverflow=0 pass=1 fail=0
1430clk=1 A=72aff7e5 B=64e165c9 control=0 result=72aff7e5 overflow=0
testresult=72aff7e5 testoverflow=0 pass=1 fail=0
                1440clk=0 A=0509650a B=9ca70439 control=0 result=9ca70439 overflow=0
testresul t=9ca70439 testoverflow=0
                                    pass=1 fail=0
                1450cl k=1 A=0509650a B=9ca70439 control =0 result=9ca70439 overflow=0
testresul t=9ca70439 testoverflow=0
                                    pass=1 fail=0
                1460cl k=0 A=e5730aca B=ef8372df control =0 resul t=ef8372e7 overflow=0
testresul t=ef8372e7 testoverflow=0
                                    pass=1 fail=0
                1470clk=1 A=e5730aca B=ef8372df control=0 result=ef8372e7 overflow=0
testresult=ef8372e7 testoverflow=0 pass=1 fail=0
                1480clk=0 A=9e314c3c B=ea5814d4 control=0 result=ea5814d4 overflow=0
testresul t=ea5814d4 testoverflow=0 pass=1 fail=0 1490clk=1 A=9e314c3c B=ea5814d4 control=0 resul t=ea5814d4 overflow=0
                                        Page 5
```

```
fpal u_l og. v
                                      pass=1 fail=0
testresul t=ea5814d4 testoverflow=0
                 1500clk=0 A=7968bdf2'B=33836567 control=0 result=7968bdf2 overflow=0
                 df2 testoverflow=0 pass=1 fail=0
1510clk=1 A=7968bdf2 B=33836567 control=0 result=7968bdf2 overflow=0
testresul t=7968bdf2 testoverflow=0
testresul t=7968bdf2 testoverflow=0
                                     pass=1 fail=0
                 1520cl k=0 A=452e618a B=4ea0419d control=0 resul t=4ea041b3 overflow=0
testresult=4ea041b3 testoverflow=0 pass=1 fail=0
                 1530cl k=1 A=452e618a B=4ea0419d control =0 resul t=4ea041b3 overflow=0
                                     pass=1 fail=0
testresul t=4ea041b3 testoverflow=0
                 1540clk=0 A=20c4b341 B=583125b0 control=0 result=583125b0 overflow=0
5b0 testoverflow=0 pass=1 fail=0
1560clk=0 A=ec4b34d8 B=5d85d3bb control=0 result=ec4b34d8 overflow=0
testresul t=583125b0 testoverflow=0
testresul t=ec4b34d8 testoverflow=0
                 4d8 testoverflow=0 pass=1 fail=0
1570clk=1 A=ec4b34d8 B=5d85d3bb control=0 result=ec4b34d8 overflow=0
                                     pass=1 fail=0
testresul t=ec4b34d8 testoverflow=0
                 1580clk=0 A=3c20f378 B=80797c00 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                 000 testoverflow=1 pass=1 fail=0
1590clk=1 A=3c20f378 B=80797c00 control=0 result=00000000 overflow=1
testresul t=00000000 testoverflow=1
                 000 testoverflow=1 pass=1 fail=0
1600clk=0 A=c48a1289 B=87e44c0f control=0 result=c48a1289 overflow=0
                 289 testoverflow=0 pass=1 fail=0
1610clk=1 A=c48a1289 B=87e44c0f control=0 result=c48a1289 overflow=0
testresul t=c48a1289 testoverflow=0
testresul t=c48a1289 testoverflow=0 pass=1 fail=0
                 1620cl k=0 A=75c50deb B=b4e8d669 control=0 resul t=75c50deb overflow=0
testresul t=75c50deb testoverflow=0
                                     pass=1 fail=0
                 1630clk=1 A=75c50deb B=b4e8d669 control=0 result=75c50deb overflow=0
testresul t=75c50deb testoverflow=0 pass=1 fail=0
1640clk=0 A=5b0265b6 B=8653620c control=0 resul t=5b0265b6 overflow=0
                                     pass=1 fail=0
testresul t=5b0265b6 testoverflow=0
                 1650clk=1 A=5b0265b6 B=8653620c control=0 result=5b0265b6 overflow=0
testresul t=5b0265b6 testoverflow=0
                                      pass=1 fail=0
                 1660clk=0 A=634bf9c6 B=2ca81959 control=0 result=634bf9c6 overflow=0
                                     pass=1 fail=0
testresul t=634bf9c6 testoverflow=0
                 1670cl k=1 A=634bf9c6 B=2ca81959 control =0 resul t=634bf9c6 overflow=0
testresul t=634bf9c6 testoverflow=0
                                     pass=1 fail=0
                 1680cl k=0 A=571513ae B=62fd49c5 control =0 resul t=62fd49c7 overflow=0
testresult=62fd49c7 testoverflow=0 pass=1 fail=0
                 1690clk=1 A=571513ae B=62fd49c5 control=0 result=62fd49c7 overflow=0
testresul t=62fd49c7 testoverflow=0
                                     pass=1 fail=0
                 1700clk=0 A=de7502bc'B=67d735cf control=0 result=67d735b1 overflow=0
testresult=67d735b1 testoverflow=0 pass=1 fail=0
                 1710cl k=1 A=de7502bc B=67d735cf control =0 resul t=67d735b1 overflow=0
testresult=67d735b1 testoverflow=0 pass=1 fail=0
                 1720clk=0 A=150fdd2a B=4839e590 control=0 result=4839e590 overflow=0
testresult=4839e590 testoverflow=0 pass=1 fail=0
                 1730clk=1 A=150fdd2a B=4839e590 control=0 result=4839e590 overflow=0
testresul t=4839e590 testoverflow=0
                 590 testoverflow=0 pass=1 fail=0
1740clk=0 A=85d79a0b B=a8e4d851 control=0 result=a8e4d851 overflow=0
testresul t=a8e4d851 testoverflow=0
                                     pass=1 fail=0
                 1750clk=1 A=85d79a0b B=a8e4d851 control=0 result=a8e4d851 overflow=0
                                     pass=1 fail=0
testresul t=a8e4d851 testoverflow=0
                 1760cl k=0 A=b897be71 B=b4f9a469 control=0 resul t=b898b815 overflow=0
testresul t=b898b815 testoverfl ow=0 pass=1 fail=0
1770cl k=1 A=b897be71 B=b4f9a469 control=0 resul t=b898b815 overfl ow=0
pass=1 fail=0
testresul t=42f24395 testoverflow=0
                 1790clk=1 A=42f24185 B=3b83cd77 control=0 result=42f24395 overflow=0
testresul t=42f24395 testoverflow=0 pass=1 fail=0
1800clk=0 A=27f2554f B=2523654a control=0 resul t=27f77079 overflow=0
```

testresul t=27f77079 testoverflow=0 pass=1 fail=0

```
fpal u_l og. v
                1810clk=1 A=27f2554f B=2523654a control=0 result=27f77079 overflow=0
testresul t=27f77079 testoverflow=0
                                   pass=1 fail=0
                1820clk=0 A=9dcc603b B=ec3758d8 control=0 result=ec3758d8 overflow=0
testresul t=ec3758d8 testoverflow=0
                                   pass=1 fail=0
                1830cl k=1 A=9dcc603b B=ec3758d8 control =0 resul t=ec3758d8 overflow=0
                                   pass=1 fail=0
testresul t=ec3758d8 testoverflow=0
                1840cl k=0 A=1d06333a B=4ddd4d9b control=0 resul t=4ddd4d9b overflow=0
testresult=4ddd4d9b testoverflow=0 pass=1 fail=0
                1850clk=1 A=1d06333a B=4ddd4d9b control=0 result=4ddd4d9b overflow=0
testresul t=4ddd4d9b testoverflow=0 pass=1 fail=0
                1860cl k=0 A=bf23327e B=e20e9ac4 control =0 resul t=e20e9ac4 overflow=0
1b8 testoverflow=0 pass=1 fail=0
1900clk=0 A=78d99bf1 B=dbe6f2b7 control=0 result=78d99bf1 overflow=0
testresul t=5c78b1b8 testoverflow=0
testresul t=78d99bf1 testoverflow=0 pass=1 fail=0
1910clk=1 A=78d99bf1 B=dbe6f2b7 control=0 resul t=78d99bf1 overflow=0
                bf1 testoverflow=0 pass=1 fail=0
1920clk=0 A=6c9c4bd9 B=c378ee86 control=0 result=6c9c4bd9 overflow=0
testresul t=78d99bf1 testoverflow=0
testresul t=6c9c4bd9 testoverflow=0
                                   pass=1 fail=0
                1930clk=1 A=6c9c4bd9 B=c378ee86 control=0 result=6c9c4bd9 overflow=0
testresul t=6c9c4bd9 testoverflow=0
                                   pass=1 fail=0
                1940clk=0 A=31230762 B=984d5a30 control=0 result=31230762 overflow=0
testresul t=31230762 testoverflow=0
                762 testoverflow=0 pass=1 fail=0
1950clk=1 A=31230762 B=984d5a30 control=0 result=31230762 overflow=0
testresul t=31230762 testoverflow=0 pass=1 fail=0 1960cl k=0 A=2635fb4c B=3bed5377 control=0 resul t=3bed5377 overflow=0
testresul t=3bed5377 testoverflow=0 pass=1 fail=0
1970clk=1 A=2635fb4c B=3bed5377 control=0 resul t=3bed5377 overflow=0
testresul t=3bed5377 testoverflow=0 pass=1 fail=0
1980clk=0 A=4fa1559f B=5ad6c7b5 control=0 resul t=5ad6c7b7 overflow=0
testresul t=5ad6c7b7 testoverflow=0 pass=1 fail=0 1990cl k=1 A=4fa1559f B=5ad6c7b5 control=0 resul t=5ad6c7b7 overflow=0
testresul t=5ad6c7b7 testoverflow=0 pass=1 fail=0 2000cl k=0 A=47b9a18f B=6a15f5d4 control=0 resul t=6a15f5d4 overflow=0
testresul t=6a15f5d4 testoverflow=0
                5d4 testoverflow=0 pass=1 fail=0
2010clk=1 A=47b9a18f B=6a15f5d4 control=0 result=6a15f5d4 overflow=0
testresult=6a15f5d4 testoverflow=0 pass=1 fail=0
                2020clk=0 A=7c6da9f8 B=03878707 control=0 result=7c6da9f8 overflow=0
testresul t=7c6da9f8 testoverflow=0 pass=1 fail=0
                testresul t=7c6da9f8 testoverflow=0 pass=1 fail=0 2040clk=0 A=dbcd60b7 B=3b0b9776 control=0 resul t=dbcd60b7 overflow=0
testresul t=dbcd60b7 testoverflow=0 pass=1 fail=0 2060clk=0 A=cfc4569f B=74a1ade9 control=0 resul t=74a1ade9 overflow=0
testresul t=74a1ade9 testoverflow=0 pass=1 fail=0 2070clk=1 A=cfc4569f B=74a1ade9 control=0 resul t=74a1ade9 overflow=0
testresul t=74a1ade9 testoverflow=0 pass=1 fail=0
                2080clk=0 A=ae7d945c'B=45e28b8b control=0 result=45e28b8b overflow=0
testresult=45e28b8b testoverflow=0 pass=1 fail=0
                2090clk=1 A=ae7d945c B=45e28b8b control=0 result=45e28b8b overflow=0
testresult=45e28b8b testoverflow=0 pass=1 fail=0
                2100clk=0 A=adcbc05b B=00f25f01 control=0 result=adcbc05b overflow=0
testresult=adcbc05b testoverflow=0 pass=1 fail=0
                2110clk=1 A=adcbc05b B=00f25f01 control=0 result=adcbc05b overflow=0
```

```
fpal u_l og. v
testresul t=6d808bdb testoverflow=0
                                        pass=1 fail=0
                  2130clk=1 A=44de3789 B=6d808bdb control=0 result=6d808bdb overflow=0
                  bdb testoverflow=0 pass=1 fail=0
2140clk=0 A=a4ae3249 B=c0764280 control=0 result=c0764280 overflow=0
testresul t=6d808bdb testoverflow=0
testresul t=c0764280 testoverflow=0
                  280 testoverflow=0 pass=1 fail=0
2150clk=1 A=a4ae3249 B=c0764280 control=0 result=c0764280 overflow=0
testresul t=c0764280 testoverflow=0
                                        pass=1 fail=0
                  2160cl k=0 A=e8233ed0 B=611d9fc2 control =0 resul t=e8233c5a overflow=0
                                        pass=1 fail=0
testresul t=e8233c5a testoverflow=0
                  2170cl k=1 A=e8233ed0 B=611d9fc2 control =0 resul t=e8233c5a overflow=0
testresul t=e8233c5a testoverflow=0 pass=1 fail=0
2180clk=0 A=ebfec0d7 B=e2ecdac5 control=0 resul t=ebfec113 overflow=0
testresul t=ebfec113 testoverflow=0 pass=1 fail=0
2190clk=1 A=ebfec0d7 B=e2ecdac5 control=0 resul t=ebfec113 overflow=0
                  113 testoverflow=0 pass=1 fail=0
2200clk=0 A=a8c7fc51 B=9827fa30 control=0 result=a8c7fc51 overflow=0
testresul t=ebfec113 testoverflow=0
                                        pass=1 fail=0
testresul t=a8c7fc51 testoverflow=0
                  2210cl k=1 A=a8c7fc51 B=9827fa30 control =0 resul t=a8c7fc51 overflow=0
                  c51 testoverflow=0 pass=1 fail=0
2220clk=0 A=4b212f96 B=d7b2e4af control=0 result=d7b2e4af overflow=0
testresul t=a8c7fc51 testoverflow=0
testresult=d7b2e4af testoverflow=0 pass=1 fail=0
                  2230clk=1 A=4b212f96 B=d7b2e4af control=0 result=d7b2e4af overflow=0
testresult=d7b2e4af testoverflow=0 pass=1 fail=0
                  2240clk=0 A=061d7f0c B=b302da66 control=0 result=b302da66 overflow=0
testresul t=b302da66 testoverflow=0 pass=1 fail=0
                  2250cl k=1 A=061d7f0c B=b302da66 control =0 resul t=b302da66 overflow=0
testresul t=b302da66 testoverflow=0 pass=1 fail=0
                  2260cl k=0 A=e12ccec2 B=57fbb9af control =0 resul t=e12ccea4 overflow=0
testresul t=e12ccea4 testoverflow=0 pass=1 fail=0 2270clk=1 A=e12ccec2 B=57fbb9af control=0 resul t=e12ccea4 overflow=0
testresul t=f4d86ee9 testoverflow=0
                                        pass=1 fail=0
                  2290clk=1 A=6457edc8 B=f4d86ee9 control=0 result=f4d86ee9 overflow=0
testresul t=f4d86ee9 testoverflow=0 pass=1 fail=0 2300clk=0 A=bb825a77 B=7c41aff8 control=0 resul t=7c41aff8 overflow=0
testresul t=7c41aff8 testoverflow=0 pass=1 fail=0 2310cl k=1 A=bb825a77 B=7c41aff8 control=0 resul t=7c41aff8 overflow=0
testresult=7c41aff8 testoverflow=0 pass=1 fail=0
                  2320cl k=0 A=1ef2ed3d B=8376ac06 control =0 resul t=1ef2ed3d overflow=0
                                        pass=1 fail=0
testresul t=1ef2ed3d testoverflow=0
                  2330clk=1 A=1ef2ed3d B=8376ac06 control=0 result=1ef2ed3d overflow=0
                                       pass=1 fail=0
testresul t=1ef2ed3d testoverflow=0
                  2340clk=0 A=090cdb12 B=f78576ef control=0 result=f78576ef overflow=0
testresul t=f78576ef testoverflow=0 pass=1 fail=0 2350cl k=1 A=090cdb12 B=f78576ef control=0 resul t=f78576ef overflow=0
testresult=f78576ef testoverflow=0 pass=1 fail=0
                  2360clk=0 A=bf05007e B=70ef37e1 control=0 result=70ef37e1 overflow=0
testresul t=70ef37e1 testoverflow=0 pass=1 fail=0
                  2370clk=1 A=bf05007e B=70ef37e1 control=0 result=70ef37e1 overflow=0
testresul t=70ef37e1 testoverflow=0
                                        pass=1 fail=0
                  2380cl k=0 A=36e5816d B=cab47c95 control =0 resul t=cab47c95 overflow=0
                  c95 testoverflow=0 pass=1 fail=0
2390clk=1 A=36e5816d B=cab47c95 control=0 result=cab47c95 overflow=0
testresul t=cab47c95 testoverflow=0
                                        pass=1 fail=0
testresul t=cab47c95 testoverflow=0
                  2400cl k=0 A=1cd9e739 B=f7723eee control=0 resul t=f7723eee overflow=0
testresul t=f7723eee testoverflow=0 pass=1 fail=0 2410cl k=1 A=1cd9e739 B=f7723eee control=0 resul t=f7723eee overflow=0
                                       pass=1 fail=0
testresul t=f7723eee testoverflow=0
                  2420clk=0 A=0fd28f1f B=304e4d60 control=0 result=304e4d60 overflow=0
testresul t=304e4d60 testoverflow=0 pass=1 fail=0
2430clk=1 A=0fd28f1f B=304e4d60 control=0 resul t=304e4d60 overflow=0
```

testresul t=304e4d60 testoverflow=0 pass=1 fail=0

```
fpal u_l og. v
                  2440clk=0 A=e9ebf6d3 B=f29c5ee5 control=0 result=f29c5f1f overflow=0
testresul t=f29c5f1f testoverflow=0
                                        pass=1 fail=0
                  2450clk=1 A=e9ebf6d3 B=f29c5ee5 control=0 result=f29c5f1f overflow=0
testresul t=f29c5f1f testoverflow=0
                                        pass=1 fail=0
                  testresul t=42d92f85 testoverflow=0
                                        pass=1 fail=0
                  2470clk=1 A=42d92f85 B=9420ea28 control=0 result=42d92f85 overflow=0
testresul t=42d92f85 testoverflow=0
                                        pass=1 fail=0
                  2480clk=0 A=bc148878 B=322f7d64 control=0 result=bc14886e overflow=0
testresul t=bc14886e testoverflow=0 pass=1 fail=0 2490clk=1 A=bc148878 B=322f7d64 control=0 resul t=bc14886e overflow=0
testresul t=bc14886e testoverflow=0 pass=1 fail=0 2500cl k=0 A=2dda595b B=14b43729 control=0 resul t=2dda595b overflow=0
testresul t=2dda595b testoverflow=0 pass=1 fail=0 2510cl k=1 A=2dda595b B=14b43729 control=0 resul t=2dda595b overflow=0
testresul t=2dda595b testoverflow=0 pass=1 fail=0 2520clk=0 A=248b4b49 B=f0eeaee1 control=0 resul t=f0eeaee1 overflow=0
                  ee1 testoverflow=0 pass=1 fail=0
2530clk=1 A=248b4b49 B=f0eeaee1 control=0 result=f0eeaee1 overflow=0
testresul t=f0eeaee1 testoverflow=0
testresul t=f0eeaee1 testoverflow=0 pass=1 fail=0 2540clk=0 A=9ff2ae3f B=bbbc5277 control=0 resul t=bbbc5277 overflow=0
                  277 testoverflow=0 pass=1 fail=0
2550clk=1 A=9ff2ae3f B=bbbc5277 control=0 result=bbbc5277 overflow=0
testresul t=bbbc5277 testoverflow=0
testresul t=bbbc5277 testoverflow=0
                                        pass=1 fail=0
                  2560clk=0 A=150caf2a B=3715156e control=0 result=3715156e overflow=0
testresul t=3715156e testoverflow=0 pass=1 fail=0
                  2570clk=1 A=150caf2a B=3715156e control=0 result=3715156e overflow=0
testresul t=3715156e testoverflow=0
                  56e testoverflow=0 pass=1 fail=0
2580clk=0 A=2c156358 B=40aaf581 control=0 result=40aaf581 overflow=0
testresul t=40aaf581 testoverflow=0 pass=1 fail=0 2590clk=1 A=2c156358 B=40aaf581 control=0 resul t=40aaf581 overflow=0
                  581 testoverflow=0 pass=1 fail=0
2600clk=0 A=c33f3886 B=6a9fb9d5 control=0 result=6a9fb9d5 overflow=0
testresul t=40aaf581 testoverflow=0
                                        pass=1 fail=0
testresul t=6a9fb9d5 testoverflow=0
                  2610cl k=1 A=c33f3886 B=6a9fb9d5 control=0 resul t=6a9fb9d5 overflow=0
testresul t=6a9fb9d5 testoverflow=0
                                        pass=1 fail=0
                  2620clk=0 A=c71a0c8e B=3437d568 control=0 result=c71a0c8e overflow=0
                                        pass=1 fail=0
testresul t=c71a0c8e testoverflow=0
                  2630cl k=1 A=c71a0c8e B=3437d568 control=0 resul t=c71a0c8e overflow=0
                                        pass=1 fail=0
testresul t=c71a0c8e testoverflow=0
                  2640clk=0 A=ce2ff29c B=786271f0 control=0 result=786271f0 overflow=0
testresul t=786271f0 testoverflow=0 pass=1 fail=0
                  2650clk=1 A=ce2ff29c B=786271f0 control=0 result=786271f0 overflow=0
testresult=786271f0 testoverflow=0 pass=1 fail=0
                  2660clk=0 A=7d3599fa B=d57800aa control=0 result=7d3599fa overflow=0
testresul t=7d3599fa testoverflow=0 pass=1 fail=0
                  2670clk=1 A=7d3599fa B=d57800aa control=0 result=7d3599fa overflow=0
testresul t=7d3599fa testoverflow=0 pass=1 fail=0 2680clk=0 A=937dbc26 B=079fc30f control=0 resul t=937dbc26 overflow=0
                  c26 testoverflow=0 pass=1 fail=0
2690clk=1 A=937dbc26 B=079fc30f control=0 result=937dbc26 overflow=0
testresul t=937dbc26 testoverflow=0
testresul t=937dbc26 testoverflow=0 pass=1 fail=0 2700clk=0 A=39961773 B=f8dc48f1 control=0 resul t=f8dc48f1 overflow=0
testresul t=f8dc48f1 testoverflow=0
                                        pass=1 fail=0
                  2710clk=1 A=39961773 B=f8dc48f1 control=0 result=f8dc48f1 overflow=0
testresul t=f8dc48f1 testoverflow=0 pass=1 fail=0 2720clk=0 A=d18bb4a3 B=be9bbc7d control=0 resul t=d18bb4a3 overflow=0
testresul t=d18bb4a3 testoverflow=0 pass=1 fail=0 2730clk=1 A=d18bb4a3 B=be9bbc7d control=0 resul t=d18bb4a3 overflow=0
testresul t=d18bb4a3 testoverflow=0 pass=1 fail=0 2740clk=0 A=9799a82f B=472e958e control=0 resul t=472e958e overflow=0
Page 9
```

```
fpal u_l og. v
testresul t=472e958e testoverflow=0
                                       pass=1 fail=0
                 2760clk=0 A=d9d292b3 B=f161dce2 control=0 result=f161dce2 overflow=0
                                      pass=1 fail=0
testresul t=f161dce2 testoverflow=0
                 2770clk=1 A=d9d292b3 B=f161dce2 control=0 result=f161dce2 overflow=0
                 ce2 testoverflow=0 pass=1 fail=0
2780clk=0 A=afd8565f B=1e664d3c control=0 result=afd8565f overflow=0
testresul t=f161dce2 testoverflow=0
                 65f testoverflow=0 pass=1 fail=0
2790clk=1 A=afd8565f B=1e664d3c control=0 result=afd8565f overflow=0
testresul t=afd8565f testoverflow=0
                                      pass=1 fail=0
testresul t=afd8565f testoverflow=0
                 2800cl k=0 A=22290d44 B=d4b5e6a9 control =0 resul t=d4b5e6a9 overflow=0
testresul t=d4b5e6a9 testoverflow=0 pass=1 fail=0
                 2810clk=1 A=22290d44 B=d4b5e6a9 control=0 result=d4b5e6a9 overflow=0
                 6a9 testoverflow=0 pass=1 fail=0
2820clk=0 A=7bf8fdf7 B=77ebb1ef control=0 result=7bf9e9a9 overflow=0
testresul t=d4b5e6a9 testoverflow=0
                 9a9 testoverflow=0 pass=1 fail=0
2830clk=1 A=7bf8fdf7 B=77ebb1ef control=0 result=7bf9e9a9 overflow=0
testresul t=7bf9e9a9 testoverflow=0
testresult=7bf9e9a9 testoverflow=0 pass=1 fail=0
                 2840clk=0 A=e59b36cb B=ade7d05b control=0 result=e59b36cb overflow=0
testresul t=e59b36cb testoverflow=0
                                      pass=1 fail=0
                 2850cl k=1 A=e59b36cb B=ade7d05b control =0 resul t=e59b36cb overflow=0
testresult=e59b36cb testoverflow=0 pass=1 fail=0
                 2860clk=0 A=f3091ae6 B=d7a23caf control=0 result=f3091ae6 overflow=0
testresul t=f3091ae6 testoverflow=0
                                      pass=1 fail=0
                 2870cl k=1 A=f3091ae6 B=d7a23caf control =0 resul t=f3091ae6 overflow=0
testresul t=f3091ae6 testoverflow=0 pass=1 fail=0
                 2880cl k=0 A=2d28db5a B=25029b4a control=0 resul t=2d28dbdc overflow=0
testresul t=2d28dbdc testoverflow=0 pass=1 fail=0
                 2890clk=1 A=2d28db5a B=25029b4a control=0 result=2d28dbdc overflow=0
                 bdc testoverflow=0 pass=1 fail=0
2900clk=0 A=14cfc129 B=5cd20db9 control=0 result=5cd20db9 overflow=0
testresul t=2d28dbdc testoverflow=0
testresul t=5cd20db9 testoverflow=0 pass=1 fail=0 2910cl k=1 A=14cfc129 B=5cd20db9 control=0 resul t=5cd20db9 overflow=0
testresul t=5cd20db9 testoverflow=0
                                      pass=1 fail=0
                 2920clk=0 A=f682e2ed B=098e2d13 control=0 result=f682e2ed overflow=0
                                      pass=1 fail=0
testresul t=f682e2ed testoverflow=0
                 2930clk=1 A=f682e2ed B=098e2d13 control=0 result=f682e2ed overflow=0
testresul t=f682e2ed testoverflow=0
                                      pass=1 fail=0
                 2940clk=0 A=ed536cda B=09c83513 control=0 result=ed536cda overflow=0
testresul t=ed536cda testoverflow=0
                                      pass=1 fail=0
                 cda testoverflow=0 pass=1 fail=0
2960clk=0 A=b29fb665 B=32dc4165 control=0 result=b1f22c00 overflow=0
testresul t=ed536cda testoverflow=0
                                      pass=1 fail=0
testresul t=a7000000 testoverflow=0
                 2970clk=1 A=b29fb665 B=32dc4165 control=0 result=b1f22c00 overflow=0
testresul t=a7000000 testoverflow=0 pass=1 fail=0 2980clk=0 A=da8ae2b5 B=28c62751 control=0 resul t=da8ae2b5 overflow=0
testresul t=da8ae2b5 testoverflow=0 pass=1 fail=0
2990clk=1 A=da8ae2b5 B=28c62751 control=0 resul t=da8ae2b5 overflow=0
testresul t=efbe94df testoverflow=0 pass=1 fail=0 3010clk=1 A=efbe94df B=db983ab7 control=0 resul t=efbe94df overflow=0
testresul t=efbe94df testoverflow=0 pass=1 fail=0 3020clk=0 A=3cf11979 B=cc981099 control=0 result=cc981099 overflow=0
testresult=cc981099 testoverflow=0 pass=1 fail=0
                 3030clk=1 A=3cf11979 B=cc981099 control=0 result=cc981099 overflow=0
testresul t=cc981099 testoverflow=0 pass=1 fail=0
                 3040clk=0 A=2231ff44 B=9d12083a control=0 result=2231dac2 overflow=0
```

3050cl k=1 A=2231ff44 B=9d12083a control =0 resul t=2231dac2 overfl ow=0

3060clk=0 A=e8740cd0 B=b8ea3a71 control=0 result=e8740cd0 overflow=0

testresul t=2231dac2 testoverflow=0 pass=1 fail=0

testresul t=2231dac2 testoverflow=0 pass=1 fail=0

testresul t=e8740cd0 testoverflow=0 pass=1 fail=0

```
fpal u_l og. v
                3070clk=1 A=e8740cd0 B=b8ea3a71 control=0 result=e8740cd0 overflow=0
testresul t=e8740cd0 testoverflow=0
                                    pass=1 fail=0
                3080cl k=0 A=15090b2a B=317c0762 control =0 resul t=317c0762 overflow=0
testresult=317c0762 testoverflow=0 pass=1 fail=0
                testresul t=317c0762 testoverflow=0
                                   pass=1 fail=0
                3100cl k=0 A=55f6adab B=f2356ae4 control =0 resul t=f2356ae4 overflow=0
testresult=f2356ae4 testoverflow=0 pass=1 fail=0
                testresul t=f2356ae4 testoverflow=0
                                   pass=1 fail=0
                3120cl k=0 A=076fcf0e B=1513dd2a control =0 resul t=1513dd2a overfl ow=0
testresul t=1513dd2a testoverflow=0 pass=1 fail=0 3130clk=1 A=076fcf0e B=1513dd2a control=0 resul t=1513dd2a overflow=0
                d2a testoverflow=0 pass=1 fail=0
3140clk=0 A=6e5daddc B=beda447d control=0 result=6e5daddc overflow=0
testresul t=1513dd2a testoverflow=0
testresult=6e5daddc testoverflow=0 pass=1 fail=0
                3150clk=1 A=6e5daddc B=beda447d control=0 result=6e5daddc overflow=0
                                   pass=1 fail=0
testresul t=6e5daddc testoverflow=0
                3160clk=0 A=cd5ebc9a B=2cee5f59 control=0 result=cd5ebc9a overflow=0
testresul t=cd5ebc9a testoverflow=0
                                   pass=1 fail=0
                3170clk=1 A=cd5ebc9a B=2cee5f59 control=0 result=cd5ebc9a overflow=0
testresul t=cd5ebc9a testoverflow=0
                                   pass=1 fail=0
                3180clk=0 A=fedf72fd B=72c3a3e5 control=0 result=fedf72fd overflow=0
testresul t=fedf72fd testoverflow=0
                                   pass=1 fail=0
                3190clk=1 A=fedf72fd B=72c3a3e5 control=0 result=fedf72fd overflow=0
                                   pass=1 fail=0
testresul t=fedf72fd testoverflow=0
                3200clk=0 A=e1f102c3 B=76de6bed control=0 result=76de6bed overflow=0
testresul t=76de6bed testoverflow=0 pass=1 fail=0 3210cl k=1 A=e1f102c3 B=76de6bed control=0 resul t=76de6bed overflow=0
testresul t=e4a800c9 testoverflow=0 pass=1 fail=0 3230cl k=1 A=2b0eed56 B=e4a800c9 control=0 resul t=e4a800c9 overflow=0
testresult=e4a800c9 testoverflow=0 pass=1 fail=0
                3240clk=0 A=2779e94e B=a0aecc41 control=0 result=2779e3d8 overflow=0
testresult=2779e3d8 testoverflow=0 pass=1 fail=0
                3250clk=1 A=2779e94e B=a0aecc41 control=0 result=2779e3d8 overflow=0
                3d8 testoverflow=0 pass=1 fail=0
3260clk=0 A=b3d97667 B=57c1d1af control=0 result=57c1d1af overflow=0
testresul t=2779e3d8 testoverflow=0
                1af testoverflow=0 pass=1 fail=0
3270clk=1 A=b3d97667 B=57c1d1af control=0 result=57c1d1af overflow=0
testresul t=57c1d1af testoverflow=0
testresul t=57c1d1af testoverflow=0
                                   pass=1 fail=0
                3280clk=0 A=8531340a B=eda71cdb control=0 result=eda71cdb overflow=0
testresult=eda71cdb testoverflow=0 pass=1 fail=0
                testresul t=eda71cdb testoverflow=0 pass=1 fail=0 3300cl k=0 A=5b6fb9b6 B=e696e8cd control=0 resul t=e696e8cd overflow=0
testresul t=e696e8cd testoverflow=0 pass=1 fail=0
                8cd testoverflow=0 pass=1 fail=0
3320clk=0 A=9c0e8a38 B=38139f70 control=0 result=38139f70 overflow=0
testresul t=e696e8cd testoverflow=0
testresul t=38139f70 testoverflow=0 pass=1 fail=0
3330clk=1 A=9c0e8a38 B=38139f70 control=0 resul t=38139f70 overflow=0
testresul t=38139f70 testoverflow=0
                                    pass=1 fail=0
                3340clk=0 A=3cd18779 B=8326d406 control=0 result=3cd18779 overflow=0
testresult=3cd18779 testoverflow=0 pass=1 fail=0
                3350cl k=1 A=3cd18779 B=8326d406 control=0 resul t=3cd18779 overflow=0
testresul t=3cd18779 testoverflow=0
                                   pass=1 fail=0
                3360clk=0 A=dc2bc4b8 B=d14820a2 control=0 result=dc2bc4bc overflow=0
testresult=dc2bc4bc testoverflow=0 pass=1 fail=0
                3370clk=1 A=dc2bc4b8 B=d14820a2 control=0 result=dc2bc4bc overflow=0
testresul t=dc2bc4bc testoverflow=0 pass=1 fail=0 3380clk=0 A=4a74bf94 B=5e983dbd control=0 resul t=5e983dbd overflow=0
                                      Page 11
```

fpal u\_l og. v pass=1 fail=0 testresul t=5e983dbd testoverflow=0 3390clk=1 A=4a74bf94 B=5e983dbd control=0 result=5e983dbd overflow=0 testresul t=5e983dbd testoverflow=0 pass=1 fail=0 3400cl k=0 A=49c65d93 B=b555de6a control=0 resul t=49c65d93 overflow=0 testresul t=49c65d93 testoverflow=0 pass=1 fail=0 3410clk=1 A=49c65d93 B=b555de6a control=0 resul t=49c65d93 overflow=0 testresult=49c65d93 testoverflow=0 pass=1 fail=0 3420clk=0 A=823f2c04 B=6e3d47dc control=0 result=6e3d47dc overflow=0 testresult=6e3d47dc testoverflow=0 pass=1 fail=0 testresul t=6e3d47dc testoverflow=0 pass=1 fail=0 3440clk=0 A=acb7ca59 B=a86c5e50 control=0 resul t=acb84089 overflow=0 testresul t=acb84089 testoverflow=0 pass=1 fail=0 3450clk=1 A=acb7ca59 B=a86c5e50 control=0 resul t=acb84089 overflow=0 testresult=6dcb69db testoverflow=0 pass=1 fail=0 3470clk=1 A=6dcb69db B=bd86f47b control=0 result=6dcb69db overflow=0 testresult=a6fcde4d testoverflow=0 pass=1 fail=0 3490clk=1 A=a6fcde4d B=929d5825 control=0 result=a6fcde4d overflow=0 testresult=a6fcde4d testoverflow=0 pass=1 fail=0 \$finish called from file "fpalu\_fixture.v", line 130. \$finish at simulation time 3500 V C S Simulation Report Time: 3500 CPU Time: 0.500 seconds; Data structure size: 0.1Mb Wed May 4 14: 27: 44 2016

### Script File

```
#Read the design in
read_file -format verilog {"top_fpalu.v"}
#set the current design
set current_design top_fpalu
#Link the design
link
#create clockand constrain the design
create_clock "clk" -period 5 -name "clk"
set_input_delay -clock clk -max -rise 0.35 "A"
set_input_delay -clock clk -min -rise 0.1 "A"
set_input_delay -clock clk -max -rise 0.35 "B"
set_input_delay -clock clk -min -rise 0.1 "B"
set input delay -clock clk -max -rise 0.35 "start"
set_input_delay -clock clk -min -rise 0.1 "start"
set_input_delay -clock clk -max -rise 0.35 "control"
set_input_delay -clock clk -min -rise 0.1 "control"
set_output_delay -clock clk -max -rise 0.8 "result"
set_output_delay -clock clk -min -rise 0.2 "result"
set_output_delay -clock clk -max -rise 0.8 "overflow"
set_output_delay -clock clk -min -rise 0.2 "overflow"
set_max_fanout 3 "clk"
set_ideal_network "clk"
set dont touch network "clk"
set max area 0
#Set operating conditions
set_operating_conditions -library "saed90nm_typ" "TYPICAL"
#Synthesize and generate report
compile -map_effort high -boundary_optimization
report_attribute > report1
report_area > report2
report_constraints -all_violators > report3
report_timing -path full -delay max -max_paths 1 -nworst 1 > report4
```

report\_net\_fanout -high\_fanout > report5

report\_app\_var > report6

# REPORT: 3

\*\*\*\*\*\*\*\*\*\*\*\*\*

Report : constraint

-all\_violators

Design: top\_fpalu

Version: I-2013.12-SP5-4

Date: Wed May 4 13:49:08 2016

\*\*\*\*\*\*\*\*\*\*\*\*

max\_area

Required Actual Design Area Area Slack top\_fpalu 0.00 382089.34 -382089.34 (VIOLATED)

### REPORT: 4

\*\*\*\*\*\*\*\*\*\*\* Report: timing -path full -delay max -max\_paths 1 Design: top\_fpalu Version: I-2013.12-SP5-4 Date: Wed May 4 13:49:09 2016 \*\*\*\*\*\*\*\*\*\*\* # A fanout number of 1000 was used for high fanout net computations. Operating Conditions: TYPICAL Library: saed90nm\_typ Wire Load Model Mode: enclosed Startpoint: uut1/ff1/t1/t1/t2/b1/s\_reg (rising edge-triggered flip-flop clocked by clk) Endpoint: uut1/ff1/t1/t1/t2/f1/shiftp\_reg[22] (rising edge-triggered flip-flop clocked by clk) Path Group: clk Path Type: max Des/Clust/Port Wire Load Model Library \_\_\_\_\_ 540000 top\_fpalu saed90nm\_typ multiplication\_0 8000 saed90nm\_typ

adder\_0\_DW01\_add\_0 8000 saed90nm\_typ

| Point                           | Incr     | Pat    | h                |      |        |        |
|---------------------------------|----------|--------|------------------|------|--------|--------|
| clock clk (rise edge)           |          | 0.00   | 0.0              | 0    | -      |        |
| clock network delay (ideal)     |          | 0.     | 00               | 0.00 | )      |        |
| uut1/ff1/t1/t1/t2/b1/s_reg/CLK  | (DFFAF   | RX1)   |                  | 0.0  | 0#0    | ).00 r |
| uut1/ff1/t1/t1/t2/b1/s_reg/Q ([ | OFFARX   | 1)     |                  | 0.18 | 0.1    | 18 r   |
| uut1/ff1/t1/t1/t2/b1/s (dffb_0) |          |        | 0.00             | 0.   | 18 r   |        |
| uut1/ff1/t1/t1/t2/m1/s (mux_0)  | )        |        | 0.00             | )    | 0.18 r |        |
| uut1/ff1/t1/t1/t2/m1/U24/Q (A   | ND2X1    | )      |                  | 0.12 | 2 0.   | 30 r   |
| uut1/ff1/t1/t1/t2/m1/y[1] (mux  | _0)      |        | 0.0              | 00   | 0.30 ו |        |
| uut1/ff1/t1/t1/t2/a2/b[1] (adde | r_0)     |        | 0.0              | 00   | 0.30 r |        |
| uut1/ff1/t1/t1/t2/a2/add_6/B[1  | .] (adde | r_0_E  | W01 <sub>.</sub> | _add | _0)    |        |
| C                               | 0.00     | 0.30 r | -                |      |        |        |
| uut1/ff1/t1/t1/t2/a2/add_6/U1   | 24/QN    | (NANI  | D2X0)            |      | 0.07   | 0.37 f |
| uut1/ff1/t1/t1/t2/a2/add_6/U1   | 29/QN    | (NANI  | D2X0)            |      | 0.07   | 0.44 r |
| uut1/ff1/t1/t1/t2/a2/add_6/U1   | 31/Q (A  | ND2X   | (1)              |      | 0.10   | 0.55 r |
| uut1/ff1/t1/t1/t2/a2/add_6/U6   | 3/QN (I  | NAND:  | 2X0)             |      | 0.08   | 0.62 f |
| uut1/ff1/t1/t1/t2/a2/add_6/U6   | 5/QN (1  | NAND:  | 3X0)             |      | 0.10   | 0.73 r |
| uut1/ff1/t1/t1/t2/a2/add_6/U6   | 6/QN (I  | NAND:  | 2X0)             |      | 0.08   | 0.81 f |
| uut1/ff1/t1/t1/t2/a2/add_6/U6   | 9/QN (I  | NAND:  | 3X0)             |      | 0.10   | 0.91 r |
| uut1/ff1/t1/t1/t2/a2/add_6/U7   | 4/QN (I  | NAND:  | 2X0)             |      | 0.08   | 0.99 f |
| uut1/ff1/t1/t1/t2/a2/add_6/U7   | 7/QN (I  | NAND:  | 3X0)             |      | 0.10   | 1.09 r |
| uut1/ff1/t1/t1/t2/a2/add_6/U8   | 3/QN (I  | NAND:  | 2X0)             |      | 0.08   | 1.17 f |
| uut1/ff1/t1/t1/t2/a2/add_6/U8   | 6/QN (I  | NAND:  | 3X0)             |      | 0.10   | 1.28 r |
| uut1/ff1/t1/t1/t2/a2/add_6/U1   | 08/QN    | (NANI  | D2X0)            |      | 0.08   | 1.36 f |
| uut1/ff1/t1/t1/t2/a2/add_6/U1   | 09/QN    | (NANI  | )3X0)            |      | 0.10   | 1.46 r |
| uut1/ff1/t1/t1/t2/a2/add_6/U1   | 11/QN    | (NANI  | D2X0)            |      | 0.08   | 1.54 f |

| uut1/ff1/t1/t2/a2/add_6/U113/QN (NAND3X0) | 0.11 | 1.65 r |
|-------------------------------------------|------|--------|
| uut1/ff1/t1/t2/a2/add_6/U45/QN (NAND2X0)  | 0.08 | 1.73 f |
| uut1/ff1/t1/t2/a2/add_6/U46/QN (NAND3X0)  | 0.10 | 1.83 r |
| uut1/ff1/t1/t2/a2/add_6/U48/QN (NAND2X0)  | 0.08 | 1.91 f |
| uut1/ff1/t1/t2/a2/add_6/U50/QN (NAND3X0)  | 0.11 | 2.02 r |
| uut1/ff1/t1/t2/a2/add_6/U1_10/CO (FADDX1) | 0.28 | 2.30 r |
| uut1/ff1/t1/t2/a2/add_6/U1_11/CO (FADDX1) | 0.27 | 2.57 r |
| uut1/ff1/t1/t2/a2/add_6/U40/QN (NAND2X0)  | 0.08 | 2.64 f |
| uut1/ff1/t1/t2/a2/add_6/U42/QN (NAND3X0)  | 0.10 | 2.75 r |
| uut1/ff1/t1/t2/a2/add_6/U53/QN (NAND2X0)  | 0.08 | 2.83 f |
| uut1/ff1/t1/t2/a2/add_6/U54/QN (NAND3X0)  | 0.10 | 2.93 r |
| uut1/ff1/t1/t2/a2/add_6/U58/QN (NAND2X0)  | 0.08 | 3.01 f |
| uut1/ff1/t1/t2/a2/add_6/U60/QN (NAND3X0)  | 0.11 | 3.12 r |
| uut1/ff1/t1/t2/a2/add_6/U116/QN (NAND2X0) | 0.08 | 3.20 f |
| uut1/ff1/t1/t2/a2/add_6/U117/QN (NAND3X0) | 0.10 | 3.30 r |
| uut1/ff1/t1/t2/a2/add_6/U121/QN (NAND2X0) | 0.08 | 3.38 f |
| uut1/ff1/t1/t2/a2/add_6/U123/QN (NAND3X0) | 0.10 | 3.48 r |
| uut1/ff1/t1/t2/a2/add_6/U35/QN (NAND2X0)  | 0.08 | 3.57 f |
| uut1/ff1/t1/t2/a2/add_6/U37/QN (NAND3X0)  | 0.10 | 3.67 r |
| uut1/ff1/t1/t2/a2/add_6/U79/QN (NAND2X0)  | 0.08 | 3.75 f |
| uut1/ff1/t1/t2/a2/add_6/U82/QN (NAND3X0)  | 0.10 | 3.86 r |
| uut1/ff1/t1/t2/a2/add_6/U99/QN (NAND2X0)  | 0.08 | 3.94 f |
| uut1/ff1/t1/t2/a2/add_6/U100/QN (NAND3X0) | 0.11 | 4.04 r |
| uut1/ff1/t1/t2/a2/add_6/U104/QN (NAND2X0) | 0.08 | 4.12 f |
| uut1/ff1/t1/t2/a2/add_6/U105/QN (NAND3X0) | 0.10 | 4.23 r |
| uut1/ff1/t1/t2/a2/add_6/U70/QN (NAND2X0)  | 0.08 | 4.31 f |
| uut1/ff1/t1/t2/a2/add_6/U73/QN (NAND3X0)  | 0.10 | 4.41 r |
| uut1/ff1/t1/t2/a2/add_6/U89/QN (NAND2X0)  | 0.08 | 4.49 f |
| uut1/ff1/t1/t2/a2/add_6/U90/QN (NAND3X0)  | 0.11 | 4.60 r |

uut1/ff1/t1/t2/a2/add\_6/U92/Q (XOR2X1) 0.17 4.77 r uut1/ff1/t1/t2/a2/add\_6/SUM[23] (adder\_0\_DW01\_add\_0)

0.00 4.77 r

clock clk (rise edge) 5.00 5.00

clock network delay (ideal) 0.00 5.00

uut1/ff1/t1/t1/t2/f1/shiftp\_reg[22]/CLK (DFFARX1) 0.00 5.00 r

library setup time -0.09 4.91

data required time 4.91

\_\_\_\_\_\_

data required time 4.91

data arrival time -4.91

-----

slack (MET) 0.00

## **REPORT:** 5

\*\*\*\*\*\*\*\*\*\*\*

Report: net fanout

-high\_fanout

Design: top\_fpalu

Version: I-2013.12-SP5-4

Date: Wed May 4 13:49:09 2016

\*\*\*\*\*\*\*\*\*\*\*\*

Operating Conditions: TYPICAL Library: saed90nm\_typ

Wire Load Model Mode: enclosed

Design Wire Load Model Library

-----

top\_fpalu 540000 saed90nm\_typ

fp\_multiplication 540000 saed90nm\_typ

fp\_addition 35000 saed90nm\_typ

fp\_multiplication\_outputpipe

540000 saed90nm\_typ

fp\_multiplication\_input\_pipe1

35000 saed90nm\_typ

fp\_multiplication\_input\_pipe2

35000 saed90nm\_typ

 $fp\_multiplication\_round\_normalized\_0$ 

16000 saed90nm\_typ

 $fp\_multiplication\_prenormalization\_0$ 

| fsm_multipli  | cation_0 80  | 00 saed90nm_typ |
|---------------|--------------|-----------------|
| multiplicatio | n_0 8000     | saed90nm_typ    |
| dffa_0        | 8000         | saed90nm_typ    |
| dffb_0        | 8000         | saed90nm_typ    |
| mux_0         | 8000         | saed90nm_typ    |
| finalshift_0  | 8000         | saed90nm_typ    |
| adder_0       | 8000         | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_1    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_2    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_3    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_4    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_5    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_6    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_7    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_8    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_9    |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_10   |
|               | 16000        | saed90nm_typ    |
| fp_multiplica | ation_round_ | normalized_11   |
|               | 16000        | saed90nm_typ    |

- $fp\_multiplication\_round\_normalized\_12$ 
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_13
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_14
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_15
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_16
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_17
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_18
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_19
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_20
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_21
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_22
  - 16000 saed90nm typ
- fp\_multiplication\_round\_normalized\_23
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_24
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_25
  - 16000 saed90nm\_typ
- fp\_multiplication\_round\_normalized\_26

```
16000
                        saed90nm_typ
fp_multiplication_round_normalized_27
           16000
                       saed90nm_typ
fp_multiplication_prenormalization_1
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_2
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_3
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_4
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_5
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_6
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_7
           8000
                       saed90nm_typ
fp\_multiplication\_prenormalization\_8
```

8000

8000

8000

8000

8000

fp\_multiplication\_prenormalization\_9

fp\_multiplication\_prenormalization\_10

fp\_multiplication\_prenormalization\_11

fp\_multiplication\_prenormalization\_12

fp\_multiplication\_prenormalization\_13

saed90nm\_typ

saed90nm\_typ

saed90nm\_typ

saed90nm\_typ

saed90nm\_typ

```
fp_multiplication_prenormalization_14
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_15
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_16
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_17
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_18
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_19
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_20
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_21
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_22
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_23
           8000
                       saed90nm typ
fp_multiplication_prenormalization_24
           8000
                       saed90nm typ
fp_multiplication_prenormalization_25
           8000
                       saed90nm typ
fp_multiplication_prenormalization_26
           8000
                       saed90nm_typ
fp_multiplication_prenormalization_27
           8000
                       saed90nm_typ
```

fsm\_multiplication\_1 8000

| fsm_multiplication_2 8000  | saed90nm_typ   |
|----------------------------|----------------|
| fsm_multiplication_3 8000  | saed90nm_typ   |
| fsm_multiplication_4 8000  | saed90nm_typ   |
| fsm_multiplication_5 8000  | saed90nm_typ   |
| fsm_multiplication_6 8000  | saed90nm_typ   |
| fsm_multiplication_7 8000  | saed90nm_typ   |
| fsm_multiplication_8 8000  | saed90nm_typ   |
| fsm_multiplication_9 8000  | saed90nm_typ   |
| fsm_multiplication_10 8000 | saed90nm_typ   |
| fsm_multiplication_11 8000 | saed90nm_typ   |
| fsm_multiplication_12 8000 | saed90nm_typ   |
| fsm_multiplication_13 8000 | saed90nm_typ   |
| fsm_multiplication_14 8000 | saed90nm_typ   |
| fsm_multiplication_15 8000 | saed90nm_typ   |
| fsm_multiplication_16 8000 | saed90nm_typ   |
| fsm_multiplication_17 8000 | saed90nm_typ   |
| fsm_multiplication_18 8000 | saed90nm_typ   |
| fsm_multiplication_19 8000 | saed90nm_typ   |
| fsm_multiplication_20 8000 | saed90nm_typ   |
| fsm_multiplication_21 8000 | saed90nm_typ   |
| fsm_multiplication_22 8000 | saed90nm_typ   |
| fsm_multiplication_23 8000 | saed90nm_typ   |
| fsm_multiplication_24 8000 | saed90nm_typ   |
| fsm_multiplication_25 8000 | saed90nm_typ   |
| fsm_multiplication_26 8000 | saed90nm_typ   |
| fsm_multiplication_27 8000 | saed90nm_typ   |
| multiplication_1 8000      | saed90nm_typ   |
| multiplication_2 8000      | saed 90 nm_typ |
| multiplication_3 8000      | saed90nm_typ   |

| multiplication_4 | 4 8000  | saed90nm_typ |
|------------------|---------|--------------|
| multiplication_! | 5 8000  | saed90nm_typ |
| multiplication_0 | 6 8000  | saed90nm_typ |
| multiplication_  | 7 8000  | saed90nm_typ |
| multiplication_8 | 8 8000  | saed90nm_typ |
| multiplication_9 | 9 8000  | saed90nm_typ |
| multiplication_  | 10 8000 | saed90nm_typ |
| multiplication_  | 11 8000 | saed90nm_typ |
| multiplication_  | 12 8000 | saed90nm_typ |
| multiplication_  | 13 8000 | saed90nm_typ |
| multiplication_  | 14 8000 | saed90nm_typ |
| multiplication_  | 15 8000 | saed90nm_typ |
| multiplication_  | 16 8000 | saed90nm_typ |
| multiplication_  | 17 8000 | saed90nm_typ |
| multiplication_  | 18 8000 | saed90nm_typ |
| multiplication_  | 19 8000 | saed90nm_typ |
| multiplication_2 | 20 8000 | saed90nm_typ |
| multiplication_2 | 21 8000 | saed90nm_typ |
| multiplication_2 | 22 8000 | saed90nm_typ |
| multiplication_2 | 23 8000 | saed90nm_typ |
| multiplication_2 | 24 8000 | saed90nm_typ |
| multiplication_2 | 25 8000 | saed90nm_typ |
| multiplication_2 | 26 8000 | saed90nm_typ |
| multiplication_2 | 27 8000 | saed90nm_typ |
| dffa_1           | 8000    | saed90nm_typ |
| dffa_2           | 8000    | saed90nm_typ |
| dffa_3           | 8000    | saed90nm_typ |
| dffa_4           | 8000    | saed90nm_typ |
| dffa_5           | 8000    | saed90nm_typ |
|                  |         |              |

| dffa_6  | 8000 | saed90nm_typ |
|---------|------|--------------|
| dffa_7  | 8000 | saed90nm_typ |
| dffa_8  | 8000 | saed90nm_typ |
| dffa_9  | 8000 | saed90nm_typ |
| dffa_10 | 8000 | saed90nm_typ |
| dffa_11 | 8000 | saed90nm_typ |
| dffa_12 | 8000 | saed90nm_typ |
| dffa_13 | 8000 | saed90nm_typ |
| dffa_14 | 8000 | saed90nm_typ |
| dffa_15 | 8000 | saed90nm_typ |
| dffa_16 | 8000 | saed90nm_typ |
| dffa_17 | 8000 | saed90nm_typ |
| dffa_18 | 8000 | saed90nm_typ |
| dffa_19 | 8000 | saed90nm_typ |
| dffa_20 | 8000 | saed90nm_typ |
| dffa_21 | 8000 | saed90nm_typ |
| dffa_22 | 8000 | saed90nm_typ |
| dffa_23 | 8000 | saed90nm_typ |
| dffa_24 | 8000 | saed90nm_typ |
| dffa_25 | 8000 | saed90nm_typ |
| dffa_26 | 8000 | saed90nm_typ |
| dffa_27 | 8000 | saed90nm_typ |
| dffb_1  | 8000 | saed90nm_typ |
| dffb_2  | 8000 | saed90nm_typ |
| dffb_3  | 8000 | saed90nm_typ |
| dffb_4  | 8000 | saed90nm_typ |
| dffb_5  | 8000 | saed90nm_typ |
| dffb_6  | 8000 | saed90nm_typ |
| dffb_7  | 8000 | saed90nm_typ |
|         |      |              |

| dffb_8  | 8000  | saed90nm_typ |
|---------|-------|--------------|
| dffb_9  | 8000  | saed90nm_typ |
| dffb_10 | 8000  | saed90nm_typ |
| dffb_11 | 8000  | saed90nm_typ |
| dffb_12 | 8000  | saed90nm_typ |
| dffb_13 | 8000  | saed90nm_typ |
| dffb_14 | 8000  | saed90nm_typ |
| dffb_15 | 8000  | saed90nm_typ |
| dffb_16 | 8000  | saed90nm_typ |
| dffb_17 | 8000  | saed90nm_typ |
| dffb_18 | 8000  | saed90nm_typ |
| dffb_19 | 8000  | saed90nm_typ |
| dffb_20 | 8000  | saed90nm_typ |
| dffb_21 | 8000  | saed90nm_typ |
| dffb_22 | 8000  | saed90nm_typ |
| dffb_23 | 8000  | saed90nm_typ |
| dffb_24 | 8000  | saed90nm_typ |
| dffb_25 | 8000  | saed90nm_typ |
| dffb_26 | 8000  | saed90nm_typ |
| dffb_27 | 8000  | saed90nm_typ |
| mux_1   | ForQA | saed90nm_typ |
| mux_2   | 8000  | saed90nm_typ |
| mux_3   | ForQA | saed90nm_typ |
| mux_4   | ForQA | saed90nm_typ |
| mux_5   | ForQA | saed90nm_typ |
| mux_6   | ForQA | saed90nm_typ |
| mux_7   | ForQA | saed90nm_typ |
| mux_8   | ForQA | saed90nm_typ |
| mux_9   | ForQA | saed90nm_typ |

| mux_10        | ForQA | saed90nm_typ |  |
|---------------|-------|--------------|--|
| mux_11        | ForQA | saed90nm_typ |  |
| mux_12        | ForQA | saed90nm_typ |  |
| mux_13        | ForQA | saed90nm_typ |  |
| mux_14        | ForQA | saed90nm_typ |  |
| mux_15        | ForQA | saed90nm_typ |  |
| mux_16        | ForQA | saed90nm_typ |  |
| mux_17        | ForQA | saed90nm_typ |  |
| mux_18        | ForQA | saed90nm_typ |  |
| mux_19        | ForQA | saed90nm_typ |  |
| mux_20        | ForQA | saed90nm_typ |  |
| mux_21        | ForQA | saed90nm_typ |  |
| mux_22        | ForQA | saed90nm_typ |  |
| mux_23        | ForQA | saed90nm_typ |  |
| mux_24        | ForQA | saed90nm_typ |  |
| mux_25        | 8000  | saed90nm_typ |  |
| mux_26        | 8000  | saed90nm_typ |  |
| mux_27        | ForQA | saed90nm_typ |  |
| finalshift_1  | 8000  | saed90nm_typ |  |
| finalshift_2  | 8000  | saed90nm_typ |  |
| finalshift_3  | 8000  | saed90nm_typ |  |
| finalshift_4  | 8000  | saed90nm_typ |  |
| finalshift_5  | 8000  | saed90nm_typ |  |
| finalshift_6  | 8000  | saed90nm_typ |  |
| finalshift_7  | 8000  | saed90nm_typ |  |
| finalshift_8  | 8000  | saed90nm_typ |  |
| finalshift_9  | 8000  | saed90nm_typ |  |
| finalshift_10 | 8000  | saed90nm_typ |  |
| finalshift_11 | 8000  | saed90nm_typ |  |

| finalshift_12 | 8000 | saed90nm_typ |  |
|---------------|------|--------------|--|
| finalshift_13 | 8000 | saed90nm_typ |  |
| finalshift_14 | 8000 | saed90nm_typ |  |
| finalshift_15 | 8000 | saed90nm_typ |  |
| finalshift_16 | 8000 | saed90nm_typ |  |
| finalshift_17 | 8000 | saed90nm_typ |  |
| finalshift_18 | 8000 | saed90nm_typ |  |
| finalshift_19 | 8000 | saed90nm_typ |  |
| finalshift_20 | 8000 | saed90nm_typ |  |
| finalshift_21 | 8000 | saed90nm_typ |  |
| finalshift_22 | 8000 | saed90nm_typ |  |
| finalshift_23 | 8000 | saed90nm_typ |  |
| finalshift_24 | 8000 | saed90nm_typ |  |
| finalshift_25 | 8000 | saed90nm_typ |  |
| finalshift_26 | 8000 | saed90nm_typ |  |
| finalshift_27 | 8000 | saed90nm_typ |  |
| adder_1       | 8000 | saed90nm_typ |  |
| adder_2       | 8000 | saed90nm_typ |  |
| adder_3       | 8000 | saed90nm_typ |  |
| adder_4       | 8000 | saed90nm_typ |  |
| adder_5       | 8000 | saed90nm_typ |  |
| adder_6       | 8000 | saed90nm_typ |  |
| adder_7       | 8000 | saed90nm_typ |  |
| adder_8       | 8000 | saed90nm_typ |  |
| adder_9       | 8000 | saed90nm_typ |  |
| adder_10      | 8000 | saed90nm_typ |  |
| adder_11      | 8000 | saed90nm_typ |  |
| adder_12      | 8000 | saed90nm_typ |  |
| adder_13      | 8000 | saed90nm_typ |  |

| adder_14       | 8000      | saed90nm_typ         |
|----------------|-----------|----------------------|
| adder_15       | 8000      | saed90nm_typ         |
| adder_16       | 8000      | saed90nm_typ         |
| adder_17       | 8000      | saed90nm_typ         |
| adder_18       | 8000      | saed90nm_typ         |
| adder_19       | 8000      | saed90nm_typ         |
| adder_20       | 8000      | saed90nm_typ         |
| adder_21       | 8000      | saed90nm_typ         |
| adder_22       | 8000      | saed90nm_typ         |
| adder_23       | 8000      | saed90nm_typ         |
| adder_24       | 8000      | saed90nm_typ         |
| adder_25       | 8000      | saed90nm_typ         |
| adder_26       | 8000      | saed90nm_typ         |
| adder_27       | 8000      | saed90nm_typ         |
| fp_addition_DV | V01_inc_0 | 0 ForQA saed90nm_typ |
| fp_addition_DV | V01_inc_  | 1 8000 saed90nm_typ  |
| fp_addition_DV | V01_inc_: | 2 8000 saed90nm_typ  |
| fp_addition_DV | V01_inc_: | 3 ForQA saed90nm_typ |
| fp_addition_DV | V01_sub_  | _21                  |
| 80             | 00        | saed90nm_typ         |
| fp_addition_DV | V01_sub_  | _22                  |
| 80             | 00        | saed90nm_typ         |
| fp_addition_DV | V01_add_  | _0 8000 saed90nm_typ |
| fp_addition_DV | V_rash_0  | 8000 saed90nm_typ    |
| fp_addition_DV | V_rash_1  | 8000 saed90nm_typ    |
| fp_addition_DV | V01_sub_  | _23                  |
| 80             | 00        | saed90nm_typ         |
| fp_addition_DV | V01_sub_  | 24                   |
| 80             | 00        | saed90nm_typ         |
|                |           |                      |

```
fp_multiplication_round_normalized_1_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_1_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_1_DW01_inc_1
           8000
                      saed90nm_typ
adder_1_DW01_add_0
                      8000
                                 saed90nm_typ
fp_multiplication_round_normalized_2_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_2_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_2_DW01_inc_1
           8000
                      saed90nm_typ
adder_2_DW01_add_0
                      8000
                                 saed90nm_typ
fp_multiplication_round_normalized_3_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_3_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_3_DW01_inc_1
           8000
                      saed90nm typ
adder 3 DW01 add 0
                      8000
                                 saed90nm typ
fp multiplication round normalized 4 DW01 add 0
           8000
                      saed90nm typ
fp\_multiplication\_prenormalization\_4\_DW01\_inc\_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_4_DW01_inc_1
           8000
                      saed90nm_typ
adder_4_DW01_add_0
                      8000
                                 saed90nm typ
fp_multiplication_round_normalized_5_DW01_add_0
```

```
8000
                      saed90nm_typ
fp_multiplication_prenormalization_5_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_5_DW01_inc_1
           8000
                      saed90nm_typ
adder_5_DW01_add_0
                      8000
                                 saed90nm_typ
fp_multiplication_round_normalized_6_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_6_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_6_DW01_inc_1
           8000
                      saed90nm_typ
adder_6_DW01_add_0
                      8000
                                 saed90nm_typ
fp_multiplication_round_normalized_7_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_7_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_7_DW01_inc_1
           8000
                      saed90nm_typ
adder_7_DW01_add_0
                      8000
                                 saed90nm_typ
fp multiplication round normalized 8 DW01 add 0
           8000
                      saed90nm typ
fp_multiplication_prenormalization_8_DW01_inc_0
           8000
                      saed90nm typ
fp_multiplication_prenormalization_8_DW01_inc_1
           8000
                      saed90nm_typ
adder_8_DW01_add_0
                     8000
                                 saed90nm_typ
fp_multiplication_round_normalized_9_DW01_add_0
```

```
fp_multiplication_prenormalization_9_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_9_DW01_inc_1
           8000
                      saed90nm_typ
adder_9_DW01_add_0
                      8000
                                 saed90nm_typ
fp_multiplication_round_normalized_10_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_10_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_10_DW01_inc_1
           8000
                      saed90nm_typ
adder_10_DW01_add_0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_11_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_11_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_11_DW01_inc_1
           8000
                      saed90nm_typ
adder_11_DW01_add_0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_12_DW01_add_0
           8000
                      saed90nm typ
fp multiplication prenormalization 12 DW01 inc 0
           8000
                      saed90nm typ
fp_multiplication_prenormalization_12_DW01_inc_1
           8000
                      saed90nm_typ
adder_12_DW01_add_0 8000
                                  saed90nm typ
fp_multiplication_round_normalized_13_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_13_DW01_inc_0
```

```
8000
                      saed90nm_typ
fp_multiplication_prenormalization_13_DW01_inc_1
           8000
                      saed90nm_typ
adder_13_DW01_add_0 8000
                                 saed90nm_typ
fp_multiplication_round_normalized_14_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_14_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_14_DW01_inc_1
           8000
                      saed90nm_typ
adder_14_DW01_add_0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_15_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_15_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_15_DW01_inc_1
           8000
                      saed90nm_typ
adder_15_DW01_add_0 8000
                                 saed90nm_typ
fp_multiplication_round_normalized_16_DW01_add_0
           8000
                      saed90nm_typ
fp multiplication prenormalization 16 DW01 inc 0
           8000
                      saed90nm typ
fp_multiplication_prenormalization_16_DW01_inc_1
           8000
                      saed90nm typ
adder_16_DW01_add_0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_17_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_17_DW01_inc_0
```

```
fp_multiplication_prenormalization_17_DW01_inc_1
           8000
                      saed90nm_typ
adder_17_DW01_add_0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_18_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_18_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_18_DW01_inc_1
           8000
                      saed90nm_typ
adder 18 DW01 add 0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_19_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_19_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_19_DW01_inc_1
           8000
                      saed90nm_typ
adder_19_DW01_add_0 8000
                                 saed90nm_typ
fp_multiplication_round_normalized_20_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_20_DW01_inc_0
           8000
                      saed90nm typ
fp multiplication prenormalization 20 DW01 inc 1
           8000
                      saed90nm typ
adder 20 DW01 add 0 8000
                                  saed90nm typ
fp_multiplication_round_normalized_21_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_21_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_21_DW01_inc_1
```

```
8000
                      saed90nm_typ
adder_21_DW01_add_0 8000
                                 saed90nm_typ
fp_multiplication_round_normalized_22_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_22_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_22_DW01_inc_1
           8000
                      saed90nm_typ
adder_22_DW01_add_0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_23_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_23_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_23_DW01_inc_1
           8000
                      saed90nm_typ
adder_23_DW01_add_0 8000
                                 saed90nm_typ
fp_multiplication_round_normalized_24_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_24_DW01_inc_0
           8000
                      saed90nm_typ
fp multiplication prenormalization 24 DW01 inc 1
           8000
                      saed90nm typ
adder 24 DW01 add 0 8000
                                  saed90nm typ
fp multiplication round normalized 25 DW01 add 0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_25_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_25_DW01_inc_1
```

```
adder_25_DW01_add_0 8000
                                 saed90nm_typ
fp_multiplication_round_normalized_26_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_26_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_26_DW01_inc_1
           8000
                      saed90nm_typ
adder_26_DW01_add_0 8000
                                  saed90nm_typ
fp_multiplication_round_normalized_27_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_27_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_27_DW01_inc_1
           8000
                      saed90nm_typ
adder_27_DW01_add_0 8000
                                 saed90nm_typ
fp_multiplication_round_normalized_0_DW01_add_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_0_DW01_inc_0
           8000
                      saed90nm_typ
fp_multiplication_prenormalization_0_DW01_inc_1
           8000
                      saed90nm typ
adder 0 DW01 add 0
                      8000
                                 saed90nm typ
fp multiplication round normalized 0 DW01 add 1
           8000
                      saed90nm typ
fp_multiplication_round_normalized_27_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_26_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_24_DW01_add_1
```

```
8000
                      saed90nm_typ
fp_multiplication_round_normalized_23_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_22_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_21_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_20_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_19_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_18_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_17_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_16_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_15_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_25_DW01_add_1
           8000
                      saed90nm typ
fp multiplication round normalized 14 DW01 add 1
           8000
                      saed90nm typ
fp multiplication round normalized 13 DW01 add 1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_12_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_10_DW01_add_1
           8000
                      saed90nm_typ
```

```
fp_multiplication_round_normalized_9_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_8_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_7_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_6_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_5_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_4_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_3_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_2_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_1_DW01_add_1
           8000
                      saed90nm_typ
fp_multiplication_round_normalized_11_DW01_add_1
           8000
                      saed90nm_typ
fp multiplication round normalized 0 DW01 inc 0
           ForQA
                      saed90nm typ
fp_multiplication_round_normalized_0_DW01_inc_1
           ForQA
                       saed90nm typ
fp_multiplication_round_normalized_27_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_27_DW01_inc_1
           ForQA
                      saed90nm_typ
```

fp\_multiplication\_round\_normalized\_26\_DW01\_inc\_0

```
ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_26_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_24_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_24_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_23_DW01_inc_0
           ForQA
                      saed90nm_typ
fp multiplication_round_normalized_23_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_22_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_22_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_21_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_21_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_20_DW01_inc_0
           ForQA
                      saed90nm typ
fp multiplication round normalized 20 DW01 inc 1
           ForQA
                      saed90nm typ
fp multiplication round normalized 19 DW01 inc 0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_19_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_18_DW01_inc_0
           ForQA
                      saed90nm_typ
```

```
fp_multiplication_round_normalized_18_DW01_inc_1
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_17_DW01_inc_0
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_17_DW01_inc_1
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_16_DW01_inc_0
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_16_DW01_inc_1
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_15_DW01_inc_0
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_15_DW01_inc_1
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_25_DW01_inc_0
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_25_DW01_inc_1
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_14_DW01_inc_0
           ForQA
                       saed90nm_typ
fp multiplication round normalized 14 DW01 inc 1
           ForQA
                       saed90nm typ
fp multiplication round normalized 13 DW01 inc 0
           ForQA
                       saed90nm typ
fp_multiplication_round_normalized_13_DW01_inc_1
           ForQA
                       saed90nm_typ
fp_multiplication_round_normalized_12_DW01_inc_0
           ForQA
                       saed90nm_typ
```

fp\_multiplication\_round\_normalized\_12\_DW01\_inc\_1

```
ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_10_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_10_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_9_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_9_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_8_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_8_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_7_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_7_DW01_inc_1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_6_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_6_DW01_inc_1
           ForQA
                      saed90nm typ
fp multiplication round normalized 5 DW01 inc 0
           ForQA
                      saed90nm typ
fp multiplication round normalized 5 DW01 inc 1
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_4_DW01_inc_0
           ForQA
                      saed90nm_typ
fp_multiplication_round_normalized_4_DW01_inc_1
           ForQA
                      saed90nm_typ
```

 $fp\_multiplication\_round\_normalized\_3\_DW01\_inc\_0$ 

ForQA saed90nm\_typ

fp\_multiplication\_round\_normalized\_3\_DW01\_inc\_1

ForQA saed90nm\_typ

 $fp\_multiplication\_round\_normalized\_2\_DW01\_inc\_0$ 

ForQA saed90nm\_typ

fp\_multiplication\_round\_normalized\_2\_DW01\_inc\_1

ForQA saed90nm\_typ

 $fp\_multiplication\_round\_normalized\_1\_DW01\_inc\_0$ 

ForQA saed90nm\_typ

 $fp\_multiplication\_round\_normalized\_1\_DW01\_inc\_1$ 

ForQA saed90nm\_typ

 $fp\_multiplication\_round\_normalized\_11\_DW01\_inc\_0$ 

ForQA saed90nm\_typ

fp\_multiplication\_round\_normalized\_11\_DW01\_inc\_1

ForQA saed90nm\_typ

#### Attributes:

dr - drc disabled

c - annotated capacitance

d - dont touch

i - ideal\_net

I - ideal\_network

p - includes pin load

r - annotated resistance

h - high fanout

Fanout Attributes Capacitance Driver

Net

-----

clk 2258 dr, d, I, h 0.00 clk

1

## Design Module List

dashboard | hierarchy | modlist | groups | tests | assert

|          | odule D                    | efinition | n Covera |       | nmary                                |  |  |  |
|----------|----------------------------|-----------|----------|-------|--------------------------------------|--|--|--|
| 68.35    | 7777                       |           | 76.74    |       |                                      |  |  |  |
| 00.55    | 00.00                      | 30.10     | 10.14    | 30.33 |                                      |  |  |  |
| Total mo | otal modules in report: 21 |           |          |       |                                      |  |  |  |
| SCORE    | LINE                       | COND      | TOGGLE   | FSM   | NAME                                 |  |  |  |
| 56.40    | 60.94                      | 33.33     | 97.98    | 33.33 | top_fpalu                            |  |  |  |
| 56.40    | 60.94                      | 33.33     | 97.98    | 33.33 | fpalu_verification                   |  |  |  |
| 65.92    | 97.85                      | 50.00     | 65.38    | 50.46 | fp_multiplication_outputpipe         |  |  |  |
| 72.71    | 100.00                     | 1         | 66.28    | 51.85 | fp_multiplication_input_pipe2        |  |  |  |
| 74.27    | 77.78                      | 47.62     | 97.41    |       | fp_multiplication_round_normalized   |  |  |  |
| 74.82    | 100.00                     |           | 72.60    | 51.85 | fp_multiplication_input_pipe1        |  |  |  |
| 75.34    | 100.00                     |           | 50.68    |       | mux                                  |  |  |  |
| 76.14    | 77.78                      | 52.38     | 98.28    |       | multiplication_rounding_verification |  |  |  |
| 76.49    | 71.98                      | 64.18     | 93.30    |       | fp_addition                          |  |  |  |
| 79.41    | 94.55                      | 50.00     | 93.67    |       | fpalu_fixture                        |  |  |  |
| 79.59    | 96.91                      |           | 90.00    | 51.85 | fsm_multiplication                   |  |  |  |
| 83.71    | 89.63                      | 68.06     | 93.45    |       | addition_verification                |  |  |  |
| 87.25    | 100.00                     |           | 74.51    |       | dffa                                 |  |  |  |
| 87.58    | 100.00                     | 66.67     | 96.06    |       | multiplication_verification          |  |  |  |
| 87.58    | 100.00                     | 66.67     | 96.06    |       | fp_multiplication_prenormalization   |  |  |  |
| 97.05    | 100.00                     |           | 94.11    |       | multiplication                       |  |  |  |
| 98.88    |                            |           | 98.88    |       | fpalu                                |  |  |  |
| 99.06    | 100.00                     |           | 98.11    |       | dffb                                 |  |  |  |
| 99.35    | 100.00                     |           | 98.70    |       | finalshift                           |  |  |  |
| 99.50    |                            |           | 99.50    |       | fp_multiplication                    |  |  |  |
| 100.00   |                            |           | 100.00   | 8     | adder                                |  |  |  |
|          |                            |           |          |       |                                      |  |  |  |